ATE526666T1 - Speicheranordnung mit einem befehl für verzögertes schreiben - Google Patents

Speicheranordnung mit einem befehl für verzögertes schreiben

Info

Publication number
ATE526666T1
ATE526666T1 AT01966708T AT01966708T ATE526666T1 AT E526666 T1 ATE526666 T1 AT E526666T1 AT 01966708 T AT01966708 T AT 01966708T AT 01966708 T AT01966708 T AT 01966708T AT E526666 T1 ATE526666 T1 AT E526666T1
Authority
AT
Austria
Prior art keywords
data
write command
array
command
posted
Prior art date
Application number
AT01966708T
Other languages
English (en)
Inventor
Jeffrey Janzen
Original Assignee
Micron Technology Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Micron Technology Inc filed Critical Micron Technology Inc
Application granted granted Critical
Publication of ATE526666T1 publication Critical patent/ATE526666T1/de

Links

Classifications

    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F12/00Accessing, addressing or allocating within memory systems or architectures
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/34Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
    • G11C11/40Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
    • G11C11/401Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
    • G11C11/4063Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
    • G11C11/407Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
    • G11C11/4076Timing circuits
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/22Read-write [R-W] timing or clocking circuits; Read-write [R-W] control signal generators or management 

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Computer Hardware Design (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Dram (AREA)
  • Medicines That Contain Protein Lipid Enzymes And Other Medicines (AREA)
  • Electrotherapy Devices (AREA)
  • Measuring Or Testing Involving Enzymes Or Micro-Organisms (AREA)
AT01966708T 2000-08-21 2001-08-21 Speicheranordnung mit einem befehl für verzögertes schreiben ATE526666T1 (de)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US09/641,518 US6647470B1 (en) 2000-08-21 2000-08-21 Memory device having posted write per command
PCT/US2001/041798 WO2002017327A2 (en) 2000-08-21 2001-08-21 Memory device having posted write per command

Publications (1)

Publication Number Publication Date
ATE526666T1 true ATE526666T1 (de) 2011-10-15

Family

ID=24572716

Family Applications (1)

Application Number Title Priority Date Filing Date
AT01966708T ATE526666T1 (de) 2000-08-21 2001-08-21 Speicheranordnung mit einem befehl für verzögertes schreiben

Country Status (7)

Country Link
US (2) US6647470B1 (de)
EP (2) EP2280399B1 (de)
JP (1) JP4846182B2 (de)
KR (1) KR100613941B1 (de)
AT (1) ATE526666T1 (de)
AU (1) AU2001287197A1 (de)
WO (1) WO2002017327A2 (de)

Families Citing this family (31)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6791555B1 (en) 2000-06-23 2004-09-14 Micron Technology, Inc. Apparatus and method for distributed memory control in a graphics processing system
US6647470B1 (en) * 2000-08-21 2003-11-11 Micron Technology, Inc. Memory device having posted write per command
US7133972B2 (en) 2002-06-07 2006-11-07 Micron Technology, Inc. Memory hub with internal cache and/or memory access prediction
US7200024B2 (en) 2002-08-02 2007-04-03 Micron Technology, Inc. System and method for optically interconnecting memory devices
US7117316B2 (en) 2002-08-05 2006-10-03 Micron Technology, Inc. Memory hub and access method having internal row caching
US7149874B2 (en) 2002-08-16 2006-12-12 Micron Technology, Inc. Memory hub bypass circuit and method
US7054971B2 (en) * 2002-08-29 2006-05-30 Seiko Epson Corporation Interface between a host and a slave device having a latency greater than the latency of the host
US6820181B2 (en) 2002-08-29 2004-11-16 Micron Technology, Inc. Method and system for controlling memory accesses to memory modules having a memory hub architecture
US7836252B2 (en) 2002-08-29 2010-11-16 Micron Technology, Inc. System and method for optimizing interconnections of memory devices in a multichip module
US7102907B2 (en) 2002-09-09 2006-09-05 Micron Technology, Inc. Wavelength division multiplexed memory module, memory system and method
US20050278503A1 (en) * 2003-03-31 2005-12-15 Mcdonnell Niall D Coprocessor bus architecture
US7245145B2 (en) 2003-06-11 2007-07-17 Micron Technology, Inc. Memory module and method having improved signal routing topology
US7120727B2 (en) 2003-06-19 2006-10-10 Micron Technology, Inc. Reconfigurable memory module and method
US7107415B2 (en) * 2003-06-20 2006-09-12 Micron Technology, Inc. Posted write buffers and methods of posting write requests in memory modules
US7260685B2 (en) 2003-06-20 2007-08-21 Micron Technology, Inc. Memory hub and access method having internal prefetch buffers
US7428644B2 (en) 2003-06-20 2008-09-23 Micron Technology, Inc. System and method for selective memory module power management
US7389364B2 (en) 2003-07-22 2008-06-17 Micron Technology, Inc. Apparatus and method for direct memory access in a hub-based memory system
US20050050237A1 (en) * 2003-08-28 2005-03-03 Jeddeloh Joseph M. Memory module and method having on-board data search capabilities and processor-based system using such memory modules
US7136958B2 (en) 2003-08-28 2006-11-14 Micron Technology, Inc. Multiple processor system and method including multiple memory hub modules
US7120743B2 (en) 2003-10-20 2006-10-10 Micron Technology, Inc. Arbitration system and method for memory responses in a hub-based memory system
US7234070B2 (en) 2003-10-27 2007-06-19 Micron Technology, Inc. System and method for using a learning sequence to establish communications on a high-speed nonsynchronous interface in the absence of clock forwarding
US7330992B2 (en) 2003-12-29 2008-02-12 Micron Technology, Inc. System and method for read synchronization of memory modules
US7188219B2 (en) 2004-01-30 2007-03-06 Micron Technology, Inc. Buffer control system and method for a memory system having outstanding read and write request buffers
US7213082B2 (en) 2004-03-29 2007-05-01 Micron Technology, Inc. Memory hub and method for providing memory sequencing hints
US7162567B2 (en) 2004-05-14 2007-01-09 Micron Technology, Inc. Memory hub and method for memory sequencing
US7519788B2 (en) 2004-06-04 2009-04-14 Micron Technology, Inc. System and method for an asynchronous data buffer having buffer write and read pointers
US7519877B2 (en) * 2004-08-10 2009-04-14 Micron Technology, Inc. Memory with test mode output
US20070050128A1 (en) * 2005-08-31 2007-03-01 Garmin Ltd., A Cayman Islands Corporation Method and system for off-board navigation with a portable device
US8250328B2 (en) 2009-03-24 2012-08-21 Micron Technology, Inc. Apparatus and method for buffered write commands in a memory
KR102724235B1 (ko) * 2019-11-05 2024-10-31 에스케이하이닉스 주식회사 메모리 시스템, 메모리 장치 및 메모리 시스템의 동작 방법
CN115516191B (zh) 2020-05-04 2025-12-05 雅各布斯车辆系统公司 在主运动负载路径中包括空动和高升程传递部件的气门致动系统

Family Cites Families (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4965717A (en) * 1988-12-09 1990-10-23 Tandem Computers Incorporated Multiple processor system having shared memory with private-write capability
US5471598A (en) * 1993-10-18 1995-11-28 Cyrix Corporation Data dependency detection and handling in a microprocessor with write buffer
US5588125A (en) 1993-10-20 1996-12-24 Ast Research, Inc. Method and apparatus for increasing bus bandwidth on a system bus by inhibiting interrupts while posted I/O write operations are pending
US5587961A (en) 1996-02-16 1996-12-24 Micron Technology, Inc. Synchronous memory allowing early read command in write to read transitions
US5838631A (en) 1996-04-19 1998-11-17 Integrated Device Technology, Inc. Fully synchronous pipelined ram
US6026460A (en) 1996-05-10 2000-02-15 Intel Corporation Method and apparatus for sequencing system bus grants and disabling a posting buffer in a bus bridge to improve bus efficiency
US5881253A (en) 1996-12-31 1999-03-09 Compaq Computer Corporation Computer system using posted memory write buffers in a bridge to implement system management mode
US5881248A (en) 1997-03-06 1999-03-09 Advanced Micro Devices, Inc. System and method for optimizing system bus bandwidth in an embedded communication system
US6021459A (en) * 1997-04-23 2000-02-01 Micron Technology, Inc. Memory system having flexible bus structure and method
KR100270959B1 (ko) 1998-07-07 2000-11-01 윤종용 반도체 메모리 장치
US6018484A (en) 1998-10-30 2000-01-25 Stmicroelectronics, Inc. Method and apparatus for testing random access memory devices
US6301627B1 (en) * 1998-12-18 2001-10-09 International Business Machines Corporation Method/system for identifying delayed predetermined information transfer request as bypassable by subsequently-generated information transfer request using bypass enable bit in bridge translation control entry
US6434665B1 (en) * 1999-10-01 2002-08-13 Stmicroelectronics, Inc. Cache memory store buffer
US6427189B1 (en) * 2000-02-21 2002-07-30 Hewlett-Packard Company Multiple issue algorithm with over subscription avoidance feature to get high bandwidth through cache pipeline
US6647470B1 (en) * 2000-08-21 2003-11-11 Micron Technology, Inc. Memory device having posted write per command

Also Published As

Publication number Publication date
WO2002017327A2 (en) 2002-02-28
WO2002017327A3 (en) 2002-06-13
US6647470B1 (en) 2003-11-11
AU2001287197A1 (en) 2002-03-04
JP2004507005A (ja) 2004-03-04
EP2280399B1 (de) 2013-10-23
KR100613941B1 (ko) 2006-08-18
US20040080996A1 (en) 2004-04-29
US6845433B2 (en) 2005-01-18
JP4846182B2 (ja) 2011-12-28
EP1312093A2 (de) 2003-05-21
EP2280399A1 (de) 2011-02-02
KR20030026348A (ko) 2003-03-31
EP1312093B1 (de) 2011-09-28

Similar Documents

Publication Publication Date Title
ATE526666T1 (de) Speicheranordnung mit einem befehl für verzögertes schreiben
DE60323151D1 (de) Methode zum umschalten zwischen lesen und schreiben in einem speicherkontroller
WO2002073619A3 (en) System latency levelization for read data
ATE431590T1 (de) Verfahren zum dynamischen einstellen einer speicherseitenschliess-strategie
WO2004059651A3 (en) Nonvolatile memory unit with specific cache
CA2469682A1 (en) Cache operation with non-cache memory
EP0149049A3 (de) Gleichzeitig schreibender und lesender Datenspeicher
TW338106B (en) Semiconductor memory testing apparatus
CA2219844A1 (en) Method and apparatus for testing multi-port memory
TW200834304A (en) Non-volatile semiconductor memory system and data write method thereof
ATE475180T1 (de) Registerlesen für flüchtigen speicher
EP1271542A3 (de) Verfahren und System zum schnellen Datenzugriff in einer Speichertabelle
KR840000835A (ko) 콤퓨터 시스템
DE69930307D1 (de) Datenspeichersystem
WO2004059499A3 (en) Memory controller and method for writing to a memory
ATE378683T1 (de) Kompensation einer langen lesezeit einer speichervorrichtung in datenvergleichs- und schreiboperationen
IE850043L (en) Data storage apparatus
WO2001088717A3 (en) System and method for using a page tracking buffer to reduce main memory latency in a computer system
KR940010107A (ko) 랜덤 액세스 메모리 및 그에 사용하기 위한 방법
TW200709216A (en) Memory device and method having a data bypass path to allow rapid testing and calibration
WO2006086518A3 (en) Rf tag system with single step read and write commands
WO2006082154A3 (en) System and method for a memory with combined line and word access
DE69825621D1 (de) Verfahren und vorrichtung zur zugriffsteuerung von gemeinsamem speicher
EP0863513A3 (de) Verfahren und Anordnung zum Einschreiben von Daten in einen Speicher mit garantiert begrenzter Anzahl von Umschreibungen
US7380083B2 (en) Memory controller capable of locating an open command cycle to issue a precharge packet

Legal Events

Date Code Title Description
RER Ceased as to paragraph 5 lit. 3 law introducing patent treaties