ATE534207T1 - Verzögerungsregelkreis und -verfahren - Google Patents
Verzögerungsregelkreis und -verfahrenInfo
- Publication number
- ATE534207T1 ATE534207T1 AT05776834T AT05776834T ATE534207T1 AT E534207 T1 ATE534207 T1 AT E534207T1 AT 05776834 T AT05776834 T AT 05776834T AT 05776834 T AT05776834 T AT 05776834T AT E534207 T1 ATE534207 T1 AT E534207T1
- Authority
- AT
- Austria
- Prior art keywords
- control circuit
- reference signal
- delay control
- generated
- signal
- Prior art date
Links
- 238000000034 method Methods 0.000 title abstract 2
- 230000003111 delayed effect Effects 0.000 abstract 2
- 230000001934 delay Effects 0.000 abstract 1
- 238000005070 sampling Methods 0.000 abstract 1
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/081—Details of the phase-locked loop provided with an additional controlled phase shifter
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L7/00—Arrangements for synchronising receiver with transmitter
- H04L7/02—Speed or phase control by the received code signals, the signals containing no special synchronisation information
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1051—Data output circuits, e.g. read-out amplifiers, data output buffers, data output registers, data output level conversion circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1051—Data output circuits, e.g. read-out amplifiers, data output buffers, data output registers, data output level conversion circuits
- G11C7/1066—Output synchronization
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1072—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers for memories with random access ports synchronised on clock signal pulse trains, e.g. synchronous memories, self timed memories
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/22—Read-write [R-W] timing or clocking circuits; Read-write [R-W] control signal generators or management
- G11C7/222—Clock generating, synchronizing or distributing circuits within memory device
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K5/00—Manipulating of pulses not covered by one of the other main groups of this subclass
- H03K5/13—Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals
- H03K5/135—Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals by the use of time reference signals, e.g. clock signals
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/081—Details of the phase-locked loop provided with an additional controlled phase shifter
- H03L7/0812—Details of the phase-locked loop provided with an additional controlled phase shifter and where no voltage or current controlled oscillator is used
- H03L7/0816—Details of the phase-locked loop provided with an additional controlled phase shifter and where no voltage or current controlled oscillator is used the controlled phase shifter and the frequency- or phase-detection arrangement being connected to a common input
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L7/00—Arrangements for synchronising receiver with transmitter
- H04L7/0008—Synchronisation information channels, e.g. clock distribution lines
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L7/00—Arrangements for synchronising receiver with transmitter
- H04L7/02—Speed or phase control by the received code signals, the signals containing no special synchronisation information
- H04L7/033—Speed or phase control by the received code signals, the signals containing no special synchronisation information using the transitions of the received signal to control the phase of the synchronising-signal-generating means, e.g. using a phase-locked loop
- H04L7/0337—Selecting between two or more discretely delayed clocks or selecting between two or more discretely delayed received code signals
- H04L7/0338—Selecting between two or more discretely delayed clocks or selecting between two or more discretely delayed received code signals the correction of the phase error being performed by a feed forward loop
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K5/00—Manipulating of pulses not covered by one of the other main groups of this subclass
- H03K2005/00013—Delay, i.e. output pulse is delayed after input pulse and pulse length of output pulse is dependent on pulse length of input pulse
- H03K2005/00019—Variable delay
- H03K2005/00026—Variable delay controlled by an analog electrical signal, e.g. obtained after conversion by a D/A converter
Landscapes
- Engineering & Computer Science (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Physics & Mathematics (AREA)
- Nonlinear Science (AREA)
- Pulse Circuits (AREA)
- Dram (AREA)
- Synchronisation In Digital Transmission Systems (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| EP04104425 | 2004-09-14 | ||
| PCT/IB2005/052894 WO2006030343A1 (en) | 2004-09-14 | 2005-09-05 | Delay control circuit and method |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| ATE534207T1 true ATE534207T1 (de) | 2011-12-15 |
Family
ID=35134178
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| AT05776834T ATE534207T1 (de) | 2004-09-14 | 2005-09-05 | Verzögerungsregelkreis und -verfahren |
Country Status (7)
| Country | Link |
|---|---|
| US (1) | US8633750B2 (de) |
| EP (1) | EP1792431B1 (de) |
| JP (1) | JP2008514086A (de) |
| KR (1) | KR20070065374A (de) |
| CN (1) | CN101057442B (de) |
| AT (1) | ATE534207T1 (de) |
| WO (1) | WO2006030343A1 (de) |
Families Citing this family (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP5407551B2 (ja) * | 2009-05-22 | 2014-02-05 | 富士通セミコンダクター株式会社 | タイミング調整回路及びタイミング調整方法 |
| US8942333B2 (en) * | 2012-11-12 | 2015-01-27 | Texas Instruments Incorporated | Apparatus and methods for clock alignment for high speed interfaces |
| US8879337B1 (en) * | 2013-04-22 | 2014-11-04 | Micron Technology, Inc. | Dynamic burst length output control in a memory |
| KR102523101B1 (ko) * | 2018-01-10 | 2023-04-18 | 삼성전자주식회사 | 데이터 유효 윈도우를 판별하는 읽기 마진 제어 회로, 이를 포함하는 메모리 컨트롤러, 그리고 전자 장치 |
| CN108922570B (zh) * | 2018-07-13 | 2020-11-13 | 豪威科技(上海)有限公司 | 读dqs信号的相位偏移检测方法、训练方法、电路及系统 |
| CN116070559A (zh) * | 2021-10-29 | 2023-05-05 | 华邦电子股份有限公司 | 同步电路、半导体装置以及同步方法 |
| CN115114198B (zh) * | 2022-04-20 | 2025-09-23 | 腾讯科技(深圳)有限公司 | 信号延迟控制方法、装置、设备和介质 |
Family Cites Families (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4700347A (en) * | 1985-02-13 | 1987-10-13 | Bolt Beranek And Newman Inc. | Digital phase adjustment |
| US4841551A (en) | 1987-01-05 | 1989-06-20 | Grumman Aerospace Corporation | High speed data-clock synchronization processor |
| US5022056A (en) | 1989-10-23 | 1991-06-04 | National Semiconductor Corporation | Method and structure for digital phase synchronization |
| DE69330056T2 (de) | 1992-01-31 | 2001-08-02 | Konica Corp., Tokio/Tokyo | Vorrichtung zur Signalverzögerung |
| US5920518A (en) | 1997-02-11 | 1999-07-06 | Micron Technology, Inc. | Synchronous clock generator including delay-locked loop |
| US6173432B1 (en) | 1997-06-20 | 2001-01-09 | Micron Technology, Inc. | Method and apparatus for generating a sequence of clock signals |
| US6104228A (en) | 1997-12-23 | 2000-08-15 | Lucent Technologies Inc. | Phase aligner system and method |
| KR100303777B1 (ko) | 1998-12-30 | 2001-11-02 | 박종섭 | 지연-펄스-지연을 이용한 지연고정루프 클록발생기 |
| TW515076B (en) | 2000-10-08 | 2002-12-21 | Koninkl Philips Electronics Nv | Protection diode for improved ruggedness of a radio frequency power transistor and self-defining method to manufacture such protection diode |
| US6690201B1 (en) | 2002-01-28 | 2004-02-10 | Xilinx, Inc. | Method and apparatus for locating data transition regions |
-
2005
- 2005-09-05 CN CN2005800386326A patent/CN101057442B/zh not_active Expired - Lifetime
- 2005-09-05 JP JP2007531885A patent/JP2008514086A/ja not_active Withdrawn
- 2005-09-05 KR KR1020077008398A patent/KR20070065374A/ko not_active Withdrawn
- 2005-09-05 EP EP05776834A patent/EP1792431B1/de not_active Expired - Lifetime
- 2005-09-05 US US11/575,306 patent/US8633750B2/en active Active
- 2005-09-05 WO PCT/IB2005/052894 patent/WO2006030343A1/en not_active Ceased
- 2005-09-05 AT AT05776834T patent/ATE534207T1/de active
Also Published As
| Publication number | Publication date |
|---|---|
| EP1792431B1 (de) | 2011-11-16 |
| CN101057442A (zh) | 2007-10-17 |
| CN101057442B (zh) | 2011-04-13 |
| EP1792431A1 (de) | 2007-06-06 |
| KR20070065374A (ko) | 2007-06-22 |
| US8633750B2 (en) | 2014-01-21 |
| WO2006030343A1 (en) | 2006-03-23 |
| JP2008514086A (ja) | 2008-05-01 |
| US20110068844A1 (en) | 2011-03-24 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| WO2007106766A3 (en) | Signaling system with adaptive timing calibration | |
| TW200801891A (en) | Dynamic timing adjustment in a circuit device | |
| TW200721192A (en) | Device for controlling on die termination | |
| TW200717239A (en) | Semiconductor integrated circuit device | |
| TW200703176A (en) | Shift register circuit and drive control apparatus | |
| JP2011044795A5 (de) | ||
| WO2008024680A3 (en) | Circuits to delay a signal from ddr-sdram memory device including an automatic phase error correction | |
| AU2003260069A1 (en) | Method and apparatus for setting and compensating read latency in a high speed dram | |
| WO2004059471A3 (en) | Clock skew compensation apparatus and method | |
| JP2007538468A5 (de) | ||
| WO2005050842A3 (en) | Apparatus and method for generating a delayed clock signal | |
| KR20130095558A (ko) | 반도체 장치의 데이터 출력 타이밍 제어 회로 | |
| TW201130229A (en) | Delay locked loop and method of driving delay locked loop | |
| WO2007150056A3 (en) | Method and delay circuit with accurately controlled duty cycle | |
| JP2012104197A5 (de) | ||
| ATE534207T1 (de) | Verzögerungsregelkreis und -verfahren | |
| TW200637147A (en) | Data latch circuit of semiconductor device | |
| TW200636743A (en) | Apparatus and method for latency control in high frequency synchronous semiconductor device | |
| WO2003040738A1 (en) | Timing generator and test apparatus | |
| EP1067690A3 (de) | Taktgenerator mit variabler Phasenverschiebung | |
| TW200518021A (en) | Apparatus and method for processing signals | |
| ATE408945T1 (de) | Netzwerkschnittstelle mit programmierbarer verzögerung und frequenzverdoppler | |
| TWI265527B (en) | Synchronous memory device capable of controlling write recovery time | |
| TW200700758A (en) | Delay circuit, test circuit, timing generation device, test module, and electronic device | |
| TW200633452A (en) | Timing recovery methods and apparatuses |