CA2000245A1 - Systeme multiprocesseur utilisant un registre de communication a emplacements de memoire associes a un processeur - Google Patents

Systeme multiprocesseur utilisant un registre de communication a emplacements de memoire associes a un processeur

Info

Publication number
CA2000245A1
CA2000245A1 CA 2000245 CA2000245A CA2000245A1 CA 2000245 A1 CA2000245 A1 CA 2000245A1 CA 2000245 CA2000245 CA 2000245 CA 2000245 A CA2000245 A CA 2000245A CA 2000245 A1 CA2000245 A1 CA 2000245A1
Authority
CA
Canada
Prior art keywords
word
communication register
common bus
lock
groups
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
CA 2000245
Other languages
English (en)
Other versions
CA2000245C (fr
Inventor
Hideo Hayashi
Atsuo Mochizuki
Ryuji Kobayashi
Chiaki Kumamoto
Reiko Kokubu
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
NEC Corp
Original Assignee
NEC Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from JP25290488A external-priority patent/JPH02100755A/ja
Priority claimed from JP26958188A external-priority patent/JPH02116952A/ja
Priority claimed from JP63269580A external-priority patent/JPH0810450B2/ja
Priority claimed from JP26957788A external-priority patent/JPH02116948A/ja
Priority claimed from JP26957888A external-priority patent/JPH02116949A/ja
Priority claimed from JP63269579A external-priority patent/JPH0810449B2/ja
Application filed by NEC Corp filed Critical NEC Corp
Publication of CA2000245A1 publication Critical patent/CA2000245A1/fr
Application granted granted Critical
Publication of CA2000245C publication Critical patent/CA2000245C/fr
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F15/00Digital computers in general; Data processing equipment in general
    • G06F15/16Combinations of two or more digital computers each having at least an arithmetic unit, a program unit and a register, e.g. for a simultaneous processing of several programs
    • G06F15/163Interprocessor communication
    • G06F15/167Interprocessor communication using a common memory, e.g. mailbox
    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/14Handling requests for interconnection or transfer
    • G06F13/36Handling requests for interconnection or transfer for access to common bus or bus system
    • G06F13/362Handling requests for interconnection or transfer for access to common bus or bus system with centralised access control
    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F9/00Arrangements for program control, e.g. control units
    • G06F9/06Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
    • G06F9/46Multiprogramming arrangements
    • G06F9/52Program synchronisation; Mutual exclusion, e.g. by means of semaphores
    • G06F9/526Mutual exclusion algorithms
    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F2209/00Indexing scheme relating to G06F9/00
    • G06F2209/52Indexing scheme relating to G06F9/52
    • G06F2209/521Atomic

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Software Systems (AREA)
  • Computer Hardware Design (AREA)
  • Multi Processors (AREA)
CA 2000245 1988-10-08 1989-10-06 Systeme multiprocesseur utilisant un registre de communication a emplacements de memoire associes a un processeur Expired - Fee Related CA2000245C (fr)

Applications Claiming Priority (12)

Application Number Priority Date Filing Date Title
JP63-252904 1988-10-08
JP25290488A JPH02100755A (ja) 1988-10-08 1988-10-08 情報処理装置
JP26958188A JPH02116952A (ja) 1988-10-27 1988-10-27 情報処理システム
JP63269580A JPH0810450B2 (ja) 1988-10-27 1988-10-27 情報処理システム
JP26957788A JPH02116948A (ja) 1988-10-27 1988-10-27 情報処理システム
JP63-269577 1988-10-27
JP26957888A JPH02116949A (ja) 1988-10-27 1988-10-27 情報処理システム
JP63-269579 1988-10-27
JP63-269578 1988-10-27
JP63269579A JPH0810449B2 (ja) 1988-10-27 1988-10-27 情報処理システム
JP63-269580 1988-10-27
JP63-269581 1988-10-27

Publications (2)

Publication Number Publication Date
CA2000245A1 true CA2000245A1 (fr) 1990-04-08
CA2000245C CA2000245C (fr) 1996-07-16

Family

ID=27554229

Family Applications (1)

Application Number Title Priority Date Filing Date
CA 2000245 Expired - Fee Related CA2000245C (fr) 1988-10-08 1989-10-06 Systeme multiprocesseur utilisant un registre de communication a emplacements de memoire associes a un processeur

Country Status (3)

Country Link
EP (1) EP0363882B1 (fr)
CA (1) CA2000245C (fr)
DE (1) DE68925452T2 (fr)

Families Citing this family (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5136714A (en) * 1989-12-04 1992-08-04 International Business Machines Corporation Method and apparatus for implementing inter-processor interrupts using shared memory storage in a multi-processor computer system
JP2511588B2 (ja) * 1990-09-03 1996-06-26 インターナショナル・ビジネス・マシーンズ・コーポレイション デ―タ処理ネットワ―ク、ロックを獲得させる方法及び直列化装置
EP0507951B1 (fr) * 1990-09-18 1999-03-03 Fujitsu Limited Procede de commande exclusive pour memoire partagee
US5317749A (en) * 1992-09-25 1994-05-31 International Business Machines Corporation Method and apparatus for controlling access by a plurality of processors to a shared resource
CA2170468A1 (fr) * 1995-02-28 1996-08-29 Noriyuki Ando Systeme multi-processeur dote de registres de communication adressables virtuellement et methode de commande connexe
US7493417B2 (en) 2002-12-12 2009-02-17 International Business Machines Corporation Method and data processing system for microprocessor communication using a processor interconnect in a multi-processor system
US7360067B2 (en) 2002-12-12 2008-04-15 International Business Machines Corporation Method and data processing system for microprocessor communication in a cluster-based multi-processor wireless network
US7359932B2 (en) 2002-12-12 2008-04-15 International Business Machines Corporation Method and data processing system for microprocessor communication in a cluster-based multi-processor system
US7356568B2 (en) 2002-12-12 2008-04-08 International Business Machines Corporation Method, processing unit and data processing system for microprocessor communication in a multi-processor system
US8543992B2 (en) 2005-12-17 2013-09-24 Intel Corporation Method and apparatus for partitioning programs to balance memory latency

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4754398A (en) * 1985-06-28 1988-06-28 Cray Research, Inc. System for multiprocessor communication using local and common semaphore and information registers

Also Published As

Publication number Publication date
EP0363882A2 (fr) 1990-04-18
DE68925452T2 (de) 1996-05-30
EP0363882A3 (fr) 1992-03-11
DE68925452D1 (de) 1996-02-29
EP0363882B1 (fr) 1996-01-17
CA2000245C (fr) 1996-07-16

Similar Documents

Publication Publication Date Title
CA2011807A1 (fr) Systeme de traitement de bases de donnees a multiprocesseur
JPH029373B2 (fr)
EP0198231A3 (fr) Processeur de données avec commande et exécution des instructions en parallèle
CA2000245A1 (fr) Systeme multiprocesseur utilisant un registre de communication a emplacements de memoire associes a un processeur
EP0368655A3 (fr) Système de communication utilisant une mémoire commune
EP0337463A3 (fr) Système d'émulation capable de s'adapter aux microordinateurs ayant des capacités différentes de mémoire on-chip
EP0315194A3 (fr) Micro-ordinateur capable d'accéder pour une courte durée à des adresses continues
EP0220683A3 (fr) Structure de domaines de mémoire dans un processeur d'information
EP0276816A3 (fr) Dispositif de traitement de transactions ayant une fonction "fichier-de-prix"
US5269015A (en) Computer system including circuitry for reading write-only output ports
EP0217479A3 (fr) Unité de traitement d'information
JPS5481049A (en) Data processing system
EP0164972A3 (fr) Système multiprocesseur à mémoire partagée
CA2051199A1 (fr) Dispositifs a entrees/sorties multiples a espace adresses commun
JPS5523504A (en) Message communication system in multi-processor
JPS5577072A (en) Buffer memory control system
JPS5563453A (en) Memory system
JP2715413B2 (ja) 電子機器
JPS57159348A (en) Microprogram control system
JPS57189386A (en) Information processor
EP0144432A4 (fr) Systeme de commande de lecture en memoire.
EP0377886A3 (fr) Montage pour le transfert de mots de données subdivisés en plusieurs parties
JPS61103745U (fr)
JPS57212518A (en) Constitution controlling circuit system
JPS5613578A (en) Data processing system employing virtual memory system

Legal Events

Date Code Title Description
EEER Examination request
MKLA Lapsed