DK132995A - Method for generating an output signal, dependent on an external signal and a first reference signal, as well as digital phase lock circuit with a voltage controlled oscillator - Google Patents

Method for generating an output signal, dependent on an external signal and a first reference signal, as well as digital phase lock circuit with a voltage controlled oscillator Download PDF

Info

Publication number
DK132995A
DK132995A DK132995A DK132995A DK132995A DK 132995 A DK132995 A DK 132995A DK 132995 A DK132995 A DK 132995A DK 132995 A DK132995 A DK 132995A DK 132995 A DK132995 A DK 132995A
Authority
DK
Denmark
Prior art keywords
signal
dependent
generating
well
controlled oscillator
Prior art date
Application number
DK132995A
Other languages
Danish (da)
Inventor
Anders Boeje Nielsen
Original Assignee
Dsc Communications As
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Dsc Communications As filed Critical Dsc Communications As
Priority to DK132995A priority Critical patent/DK132995A/en
Priority to AU10655/97A priority patent/AU1065597A/en
Priority to PCT/DK1996/000481 priority patent/WO1997020393A1/en
Publication of DK132995A publication Critical patent/DK132995A/en

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • H03L7/06Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
    • H03L7/08Details of the phase-locked loop
    • H03L7/14Details of the phase-locked loop for assuring constant frequency when supply or correction voltages fail
    • H03L7/143Details of the phase-locked loop for assuring constant frequency when supply or correction voltages fail by switching the reference signal of the phase-locked loop
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • H03L7/06Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
    • H03L7/16Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop
    • H03L7/18Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop
    • H03L7/181Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop a numerical count result being used for locking the loop, the counter counting during fixed time intervals
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L7/00Arrangements for synchronising receiver with transmitter
    • H04L7/0079Receiver details
    • H04L7/0083Receiver details taking measures against momentary loss of synchronisation, e.g. inhibiting the synchronisation, using idle words or using redundant clocks
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L7/00Arrangements for synchronising receiver with transmitter
    • H04L7/02Speed or phase control by the received code signals, the signals containing no special synchronisation information
    • H04L7/033Speed or phase control by the received code signals, the signals containing no special synchronisation information using the transitions of the received signal to control the phase of the synchronising-signal-generating means, e.g. using a phase-locked loop
    • H04L7/0331Speed or phase control by the received code signals, the signals containing no special synchronisation information using the transitions of the received signal to control the phase of the synchronising-signal-generating means, e.g. using a phase-locked loop with a digital phase-locked loop [PLL] processing binary samples, e.g. add/subtract logic for correction of receiver clock
DK132995A 1995-11-24 1995-11-24 Method for generating an output signal, dependent on an external signal and a first reference signal, as well as digital phase lock circuit with a voltage controlled oscillator DK132995A (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
DK132995A DK132995A (en) 1995-11-24 1995-11-24 Method for generating an output signal, dependent on an external signal and a first reference signal, as well as digital phase lock circuit with a voltage controlled oscillator
AU10655/97A AU1065597A (en) 1995-11-24 1996-11-22 A method of generating an output signal in response to an external signal and a first reference signal, as well as digital phase-locked circuit having a voltage-controlled oscillator
PCT/DK1996/000481 WO1997020393A1 (en) 1995-11-24 1996-11-22 A method of generating an output signal in response to an external signal and a first reference signal, as well as a digital phase-locked circuit having a voltage-controlled oscillator

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
DK132995A DK132995A (en) 1995-11-24 1995-11-24 Method for generating an output signal, dependent on an external signal and a first reference signal, as well as digital phase lock circuit with a voltage controlled oscillator

Publications (1)

Publication Number Publication Date
DK132995A true DK132995A (en) 1997-05-25

Family

ID=8103642

Family Applications (1)

Application Number Title Priority Date Filing Date
DK132995A DK132995A (en) 1995-11-24 1995-11-24 Method for generating an output signal, dependent on an external signal and a first reference signal, as well as digital phase lock circuit with a voltage controlled oscillator

Country Status (3)

Country Link
AU (1) AU1065597A (en)
DK (1) DK132995A (en)
WO (1) WO1997020393A1 (en)

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE10150536B4 (en) 2001-10-12 2010-04-29 Infineon Technologies Ag Device for reconstructing data from a received data signal and corresponding transmitting and receiving device
JP2008053832A (en) * 2006-08-22 2008-03-06 Nec Corp Clock supply circuit and clock supply method

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0530393B1 (en) * 1991-09-02 1994-12-07 Siemens Aktiengesellschaft Method and apparatus for synchronising a clockcircuit of a switching communication system
AU677832B2 (en) * 1993-06-07 1997-05-08 Alcatel N.V. Hitless switch arrangement
DE4336239A1 (en) * 1993-10-23 1995-04-27 Sel Alcatel Ag Circuit arrangement for a clock generator
CA2130871C (en) * 1993-11-05 1999-09-28 John M. Alder Method and apparatus for a phase-locked loop circuit with holdover mode

Also Published As

Publication number Publication date
AU1065597A (en) 1997-06-19
WO1997020393A1 (en) 1997-06-05

Similar Documents

Publication Publication Date Title
DE59611472D1 (en) Digital detector circuit for recovering the bit clock with phase and pulse length detector
DK0619052T3 (en) Offset of the phase of a clock signal, especially for clock restoration of a digital data signal
FR2546691B1 (en) TIME BASE
FI892643A7 (en) Method and circuit arrangement for recovering a bit clock from a received digital communications signal
KR880014546A (en) Digital PLL circuit
DK132995A (en) Method for generating an output signal, dependent on an external signal and a first reference signal, as well as digital phase lock circuit with a voltage controlled oscillator
SE9301327D0 (en) COMPOSED CLOCK SIGNAL
FI940392A7 (en) Phase difference signal generator circuit
FI931020A7 (en) Method for generating a clock signal using a phase-locked loop and a phase-locked loop
DE69934886D1 (en) System and method for reliable switching between redundant clocks
AU2441588A (en) Method for generating a correction signal in a digital clock recovery device
EP0357527A3 (en) Count-locked-loop timing generator
GB2289174A (en) Apparatus and method for enabling elements of a phase locked loop
NO176229C (en) Switching device for phase-correct regeneration of a clock signal
DE19782024T1 (en) A tamper-proof, precision timing circuit based on an oscillator
ATE202253T1 (en) DEVICE FOR DERIVING A CLOCK SIGNAL FROM A SYNCHRONOUS SIGNAL AND VIDEO RECORDING DEVICE EQUIPPED WITH THE DEVICE
ATE123363T1 (en) METHOD AND CIRCUIT ARRANGEMENT FOR A PHASE COMPARATOR.
EP0610052A3 (en) Method and apparatus for timing control.
FI931019A7 (en) Method for generating a clock signal using a phase-locked loop and phase-locked loop
FI934543A7 (en) Method and circuit arrangement for generating a higher hierarchy level signal in a synchronous digital communication system
DK138196A (en) Method and circuit for generating a system clock signal
AU5041799A (en) Method for generating a clock signal and a phase lock circuit
DK0943193T3 (en) Method and circuit for generating a central clock signal
DK53587A (en) PROCEDURE FOR CONTINUOUS PARELEL OPERATION OF A SYNCHRON GENERATOR WITH AT LEAST ONE DIESEL GENERATOR OF AN AID PEDALS
DK0648394T3 (en) Method for receiving a signal used in a synchronous digital telecommunication system

Legal Events

Date Code Title Description
AHB Application shelved due to non-payment