JPS511105B1 - - Google Patents
Info
- Publication number
- JPS511105B1 JPS511105B1 JP44102727A JP10272769A JPS511105B1 JP S511105 B1 JPS511105 B1 JP S511105B1 JP 44102727 A JP44102727 A JP 44102727A JP 10272769 A JP10272769 A JP 10272769A JP S511105 B1 JPS511105 B1 JP S511105B1
- Authority
- JP
- Japan
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F7/00—Methods or arrangements for processing data by operating upon the order or content of the data handled
- G06F7/60—Methods or arrangements for performing computations using a digital non-denominational number representation, i.e. number representation without radix; Computing devices using combinations of denominational and non-denominational quantity representations, e.g. using difunction pulse trains, STEELE computers, phase computers
- G06F7/72—Methods or arrangements for performing computations using a digital non-denominational number representation, i.e. number representation without radix; Computing devices using combinations of denominational and non-denominational quantity representations, e.g. using difunction pulse trains, STEELE computers, phase computers using residue arithmetic
- G06F7/727—Modulo N arithmetic, with N being either (2**n)-1,2**n or (2**n)+1, e.g. mod 3, mod 4 or mod 5
Landscapes
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Computational Mathematics (AREA)
- Mathematical Analysis (AREA)
- Mathematical Optimization (AREA)
- Pure & Applied Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Computing Systems (AREA)
- Mathematical Physics (AREA)
- General Engineering & Computer Science (AREA)
- Logic Circuits (AREA)
Priority Applications (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP44102727A JPS511105B1 (ja) | 1969-12-20 | 1969-12-20 | |
| US97791A US3659090A (en) | 1969-12-20 | 1970-12-14 | Addition or subtraction circuit for the gray codes based on the modulus of 4 |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP44102727A JPS511105B1 (ja) | 1969-12-20 | 1969-12-20 |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| JPS511105B1 true JPS511105B1 (ja) | 1976-01-13 |
Family
ID=14335279
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP44102727A Pending JPS511105B1 (ja) | 1969-12-20 | 1969-12-20 |
Country Status (2)
| Country | Link |
|---|---|
| US (1) | US3659090A (ja) |
| JP (1) | JPS511105B1 (ja) |
Families Citing this family (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4390962A (en) * | 1980-03-25 | 1983-06-28 | The Regents Of The University Of California | Latched multivalued full adder |
| US5162796A (en) * | 1990-07-31 | 1992-11-10 | Inmos Limited | Digital signal inversion employing cross-over switch |
Family Cites Families (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CH422061A (de) * | 1964-10-07 | 1966-10-15 | Hasler Ag | Elektronische Zählkette |
| US3515341A (en) * | 1966-09-26 | 1970-06-02 | Singer Co | Pulse responsive counters |
-
1969
- 1969-12-20 JP JP44102727A patent/JPS511105B1/ja active Pending
-
1970
- 1970-12-14 US US97791A patent/US3659090A/en not_active Expired - Lifetime
Also Published As
| Publication number | Publication date |
|---|---|
| US3659090A (en) | 1972-04-25 |