TW200943473A - Method for fabricating pitch-doubling pillar structures - Google Patents

Method for fabricating pitch-doubling pillar structures

Info

Publication number
TW200943473A
TW200943473A TW097145367A TW97145367A TW200943473A TW 200943473 A TW200943473 A TW 200943473A TW 097145367 A TW097145367 A TW 097145367A TW 97145367 A TW97145367 A TW 97145367A TW 200943473 A TW200943473 A TW 200943473A
Authority
TW
Taiwan
Prior art keywords
feature
doubling
fabricating
pitch
pillar structures
Prior art date
Application number
TW097145367A
Other languages
English (en)
Inventor
Christopher J Petti
Steven J Radigan
Original Assignee
Sandisk 3D Llc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Sandisk 3D Llc filed Critical Sandisk 3D Llc
Publication of TW200943473A publication Critical patent/TW200943473A/zh

Links

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10PGENERIC PROCESSES OR APPARATUS FOR THE MANUFACTURE OR TREATMENT OF DEVICES COVERED BY CLASS H10
    • H10P76/00Manufacture or treatment of masks on semiconductor bodies, e.g. by lithography or photolithography
    • H10P76/40Manufacture or treatment of masks on semiconductor bodies, e.g. by lithography or photolithography of masks comprising inorganic materials
    • H10P76/408Manufacture or treatment of masks on semiconductor bodies, e.g. by lithography or photolithography of masks comprising inorganic materials characterised by their sizes, orientations, dispositions, behaviours or shapes
    • H10P76/4085Manufacture or treatment of masks on semiconductor bodies, e.g. by lithography or photolithography of masks comprising inorganic materials characterised by their sizes, orientations, dispositions, behaviours or shapes characterised by the processes involved to create the masks
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B20/00Read-only memory [ROM] devices
    • H10B20/20Programmable ROM [PROM] devices comprising field-effect components
    • H10B20/25One-time programmable ROM [OTPROM] devices, e.g. using electrically-fusible links

Landscapes

  • Semiconductor Memories (AREA)
  • Drying Of Semiconductors (AREA)
TW097145367A 2007-12-17 2008-11-24 Method for fabricating pitch-doubling pillar structures TW200943473A (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US12/000,758 US7759201B2 (en) 2007-12-17 2007-12-17 Method for fabricating pitch-doubling pillar structures

Publications (1)

Publication Number Publication Date
TW200943473A true TW200943473A (en) 2009-10-16

Family

ID=40263610

Family Applications (1)

Application Number Title Priority Date Filing Date
TW097145367A TW200943473A (en) 2007-12-17 2008-11-24 Method for fabricating pitch-doubling pillar structures

Country Status (3)

Country Link
US (1) US7759201B2 (zh)
TW (1) TW200943473A (zh)
WO (1) WO2009078896A1 (zh)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN106972017A (zh) * 2016-01-08 2017-07-21 三星电子株式会社 半导体器件

Families Citing this family (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7732235B2 (en) * 2008-06-30 2010-06-08 Sandisk 3D Llc Method for fabricating high density pillar structures by double patterning using positive photoresist
US8080443B2 (en) 2008-10-27 2011-12-20 Sandisk 3D Llc Method of making pillars using photoresist spacer mask
US8114765B2 (en) 2008-12-31 2012-02-14 Sandisk 3D Llc Methods for increased array feature density
US8084347B2 (en) 2008-12-31 2011-12-27 Sandisk 3D Llc Resist feature and removable spacer pitch doubling patterning method for pillar structures
US8026172B2 (en) * 2009-06-29 2011-09-27 Sandisk 3D Llc Method of forming contact hole arrays using a hybrid spacer technique
US8026178B2 (en) 2010-01-12 2011-09-27 Sandisk 3D Llc Patterning method for high density pillar structures
US8691697B2 (en) 2010-11-11 2014-04-08 International Business Machines Corporation Self-aligned devices and methods of manufacture
JP5740225B2 (ja) * 2011-06-29 2015-06-24 株式会社東芝 抵抗変化メモリの製造方法
KR20130043533A (ko) * 2011-10-20 2013-04-30 삼성전자주식회사 도전성 버퍼 패턴을 갖는 비-휘발성 메모리소자 및 그 형성 방법
US8912056B2 (en) 2013-04-11 2014-12-16 International Business Machines Corporation Dual epitaxial integration for FinFETS
US10847376B2 (en) 2018-06-28 2020-11-24 Sandisk Technologies Llc In-situ deposition and etch process and apparatus for precision patterning of semiconductor devices
US10957648B2 (en) 2018-07-20 2021-03-23 Sandisk Technologies Llc Three-dimensional memory device containing contact via structure extending through source contact layer and dielectric spacer assembly
US12310267B2 (en) 2021-06-14 2025-05-20 International Business Machines Corporation ReRAM module with intermediate electrode

Family Cites Families (84)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3897627A (en) 1974-06-28 1975-08-05 Rca Corp Method for manufacturing semiconductor devices
US4151602A (en) 1975-04-02 1979-04-24 U.S. Philips Corporation Magnetic bubble multilayer arrangement
US4201800A (en) 1978-04-28 1980-05-06 International Business Machines Corp. Hardened photoresist master image mask process
US4646266A (en) 1984-09-28 1987-02-24 Energy Conversion Devices, Inc. Programmable semiconductor structures and methods for using the same
US4799990A (en) 1987-04-30 1989-01-24 Ibm Corporation Method of self-aligning a trench isolation structure to an implanted well region
US5024971A (en) 1990-08-20 1991-06-18 Motorola, Inc. Method for patterning submicron openings using an image reversal layer of material
US5482885A (en) 1994-03-18 1996-01-09 United Microelectronics Corp. Method for forming most capacitor using poly spacer technique
US5667940A (en) 1994-05-11 1997-09-16 United Microelectronics Corporation Process for creating high density integrated circuits utilizing double coating photoresist mask
US5998287A (en) 1994-06-13 1999-12-07 United Microelectronics Corp. Process for producing very narrow buried bit lines for non-volatile memory devices
US5739068A (en) * 1995-02-22 1998-04-14 Micron Technology, Inc. Semiconductor processing method of making electrical contact to a node received within a mass of insulating dielectric material
US5751012A (en) 1995-06-07 1998-05-12 Micron Technology, Inc. Polysilicon pillar diode for use in a non-volatile memory cell
US5835396A (en) 1996-10-17 1998-11-10 Zhang; Guobiao Three-dimensional read-only memory
JP4056588B2 (ja) * 1996-11-06 2008-03-05 富士通株式会社 半導体装置及びその製造方法
US5977638A (en) 1996-11-21 1999-11-02 Cypress Semiconductor Corp. Edge metal for interconnect layers
US5915167A (en) 1997-04-04 1999-06-22 Elm Technology Corporation Three dimensional structure memory
NO972803D0 (no) 1997-06-17 1997-06-17 Opticom As Elektrisk adresserbar logisk innretning, fremgangsmåte til elektrisk adressering av samme og anvendelse av innretning og fremgangsmåte
US6590250B2 (en) 1997-11-25 2003-07-08 Micron Technology, Inc. DRAM capacitor array and integrated device array of substantially identically shaped devices
US6140234A (en) 1998-01-20 2000-10-31 International Business Machines Corporation Method to selectively fill recesses with conductive metal
US6096659A (en) 1998-04-13 2000-08-01 Advanced Micro Devices, Inc. Manufacturing process for reducing feature dimensions in a semiconductor
JP3385325B2 (ja) 1998-11-09 2003-03-10 日本電気株式会社 格子パターンの露光方法および露光装置
US6221562B1 (en) 1998-11-13 2001-04-24 International Business Machines Corporation Resist image reversal by means of spun-on-glass
US6034882A (en) 1998-11-16 2000-03-07 Matrix Semiconductor, Inc. Vertically stacked field programmable nonvolatile memory and method of fabrication
US6103573A (en) 1999-06-30 2000-08-15 Sandisk Corporation Processing techniques for making a dual floating gate EEPROM cell array
US6500744B2 (en) 1999-09-02 2002-12-31 Micron Technology, Inc. Methods of forming DRAM assemblies, transistor devices, and openings in substrates
US6631085B2 (en) 2000-04-28 2003-10-07 Matrix Semiconductor, Inc. Three-dimensional memory array incorporating serial chain diode stack
US6856572B2 (en) 2000-04-28 2005-02-15 Matrix Semiconductor, Inc. Multi-headed decoder structure utilizing memory array line driver with dual purpose driver device
US6420215B1 (en) 2000-04-28 2002-07-16 Matrix Semiconductor, Inc. Three-dimensional memory array and method of fabrication
DE10027912A1 (de) 2000-05-31 2001-12-13 Infineon Technologies Ag Speicherzellenanordnung
US6492075B1 (en) 2000-06-16 2002-12-10 Advanced Micro Devices, Inc. Chemical trim process
US6580150B1 (en) 2000-11-13 2003-06-17 Vram Technologies, Llc Vertical junction field effect semiconductor diodes
US6618295B2 (en) 2001-03-21 2003-09-09 Matrix Semiconductor, Inc. Method and apparatus for biasing selected and unselected array lines when writing a memory array
US7365354B2 (en) 2001-06-26 2008-04-29 Ovonyx, Inc. Programmable resistance memory element and method for making same
US7078348B1 (en) 2001-06-27 2006-07-18 Advanced Micro Devices, Inc. Dual layer patterning scheme to make dual damascene
US6762092B2 (en) 2001-08-08 2004-07-13 Sandisk Corporation Scalable self-aligned dual floating gate memory cell array and methods of forming the array
DE10207131B4 (de) 2002-02-20 2007-12-20 Infineon Technologies Ag Verfahren zur Bildung einer Hartmaske in einer Schicht auf einer flachen Scheibe
US7081377B2 (en) 2002-06-27 2006-07-25 Sandisk 3D Llc Three-dimensional memory
US20050226067A1 (en) * 2002-12-19 2005-10-13 Matrix Semiconductor, Inc. Nonvolatile memory cell operating by increasing order in polycrystalline semiconductor material
US7660181B2 (en) 2002-12-19 2010-02-09 Sandisk 3D Llc Method of making non-volatile memory cell with embedded antifuse
US8637366B2 (en) 2002-12-19 2014-01-28 Sandisk 3D Llc Nonvolatile memory cell without a dielectric antifuse having high- and low-impedance states
AU2003296988A1 (en) 2002-12-19 2004-07-29 Matrix Semiconductor, Inc An improved method for making high-density nonvolatile memory
US7176064B2 (en) 2003-12-03 2007-02-13 Sandisk 3D Llc Memory cell comprising a semiconductor junction diode crystallized adjacent to a silicide
US6879505B2 (en) 2003-03-31 2005-04-12 Matrix Semiconductor, Inc. Word line arrangement having multi-layer word line segments for three-dimensional memory array
TWI222182B (en) 2003-05-29 2004-10-11 Macronix Int Co Ltd Method for forming double density wordline
KR100773537B1 (ko) 2003-06-03 2007-11-07 삼성전자주식회사 한 개의 스위칭 소자와 한 개의 저항체를 포함하는비휘발성 메모리 장치 및 그 제조 방법
US7005335B2 (en) 2003-07-15 2006-02-28 Hewlett-Packard Development, L.P. Array of nanoscopic mosfet transistors and fabrication methods
US7504051B2 (en) 2003-09-08 2009-03-17 Nantero, Inc. Applicator liquid for use in electronic manufacturing processes
JP3774713B2 (ja) 2003-10-15 2006-05-17 株式会社東芝 コンタクトホールの形成方法
TWI274397B (en) 2003-11-20 2007-02-21 Winbond Electronics Corp Method for forming narrow trench structure and method for forming gate structure with narrow spacing
US6951780B1 (en) 2003-12-18 2005-10-04 Matrix Semiconductor, Inc. Selective oxidation of silicon in diode, TFT, and monolithic three dimensional memory arrays
KR100520240B1 (ko) 2004-01-08 2005-10-11 삼성전자주식회사 포토레지스트 패턴 및 그의 형성방법
US7560197B2 (en) 2004-02-23 2009-07-14 Kabushiki Kaisha Toshiba Mask pattern data producing method, patterning method, reticle correcting method, reticle manufacturing method, and semiconductor apparatus manufacturing method
US7307013B2 (en) 2004-06-30 2007-12-11 Sandisk 3D Llc Nonselective unpatterned etchback to expose buried patterned features
US7638266B2 (en) 2004-08-12 2009-12-29 International Business Machines Corporation Ultrathin polymeric photoacid generator layer and method of fabricating at least one of a device and a mask by using said layer
US7042047B2 (en) * 2004-09-01 2006-05-09 Micron Technology, Inc. Memory cell, array, device and system with overlapping buried digit line and active area and method for forming same
US7390616B2 (en) 2005-01-12 2008-06-24 International Business Machines Corporation Method for post lithographic critical dimension shrinking using post overcoat planarization
US20060177977A1 (en) 2005-02-08 2006-08-10 The Hong Kong University Of Science And Technology Method for patterning fins and gates in a FinFET device using trimmed hard-mask capped with imaging layer
US7422985B2 (en) 2005-03-25 2008-09-09 Sandisk 3D Llc Method for reducing dielectric overetch using a dielectric etch stop at a planar surface
US7812404B2 (en) 2005-05-09 2010-10-12 Sandisk 3D Llc Nonvolatile memory cell comprising a diode and a resistance-switching material
US20060250836A1 (en) * 2005-05-09 2006-11-09 Matrix Semiconductor, Inc. Rewriteable memory cell comprising a diode and a resistance-switching material
US20060273298A1 (en) 2005-06-02 2006-12-07 Matrix Semiconductor, Inc. Rewriteable memory cell comprising a transistor and resistance-switching material in series
EP1746645A3 (en) 2005-07-18 2009-01-21 Saifun Semiconductors Ltd. Memory array with sub-minimum feature size word line spacing and method of fabrication
US7829262B2 (en) 2005-08-31 2010-11-09 Micron Technology, Inc. Method of forming pitch multipled contacts
US7575992B2 (en) 2005-09-14 2009-08-18 Hynix Semiconductor Inc. Method of forming micro patterns in semiconductor devices
US7244638B2 (en) * 2005-09-30 2007-07-17 Infineon Technologies Ag Semiconductor memory device and method of production
US7696101B2 (en) 2005-11-01 2010-04-13 Micron Technology, Inc. Process for increasing feature density during the manufacture of a semiconductor device
US7834338B2 (en) 2005-11-23 2010-11-16 Sandisk 3D Llc Memory cell comprising nickel-cobalt oxide switching element
US7816659B2 (en) 2005-11-23 2010-10-19 Sandisk 3D Llc Devices having reversible resistivity-switching metal oxide or nitride layer with added metal
US20070176160A1 (en) * 2006-01-27 2007-08-02 Hamamatsu Photonics K.K. Electron tube
US7897058B2 (en) 2006-02-13 2011-03-01 Asml Netherlands B.V. Device manufacturing method and computer program product
KR100703985B1 (ko) 2006-02-17 2007-04-09 삼성전자주식회사 반도체 소자의 제조 방법
US7662718B2 (en) 2006-03-09 2010-02-16 Micron Technology, Inc. Trim process for critical dimension control for integrated circuits
JP4745121B2 (ja) 2006-05-17 2011-08-10 株式会社東芝 半導体装置製造におけるパターン形成方法
US7575984B2 (en) 2006-05-31 2009-08-18 Sandisk 3D Llc Conductive hard mask to protect patterned features during trench etch
KR20070122049A (ko) 2006-06-23 2007-12-28 주식회사 하이닉스반도체 이중 노광 공정을 이용한 미세 패턴 형성방법
US8367303B2 (en) 2006-07-14 2013-02-05 Micron Technology, Inc. Semiconductor device fabrication and dry develop process suitable for critical dimension tunability and profile control
JP5138916B2 (ja) 2006-09-28 2013-02-06 東京応化工業株式会社 パターン形成方法
US20080085600A1 (en) 2006-10-10 2008-04-10 Toshiharu Furukawa Method of forming lithographic and sub-lithographic dimensioned structures
JP4288520B2 (ja) 2006-10-24 2009-07-01 信越化学工業株式会社 レジスト材料及びこれを用いたパターン形成方法
KR100777927B1 (ko) 2006-12-05 2007-11-21 동부일렉트로닉스 주식회사 반도체 소자의 미세패턴 형성방법
JPWO2008114644A1 (ja) 2007-03-16 2010-07-01 Jsr株式会社 レジストパターン形成方法及びそれに用いるレジストパターン不溶化樹脂組成物
JP4435196B2 (ja) 2007-03-29 2010-03-17 信越化学工業株式会社 レジスト材料及びこれを用いたパターン形成方法
KR100822621B1 (ko) 2007-04-06 2008-04-16 주식회사 하이닉스반도체 반도체 소자의 미세 패턴 형성방법
US7659208B2 (en) 2007-12-06 2010-02-09 Micron Technology, Inc Method for forming high density patterns
US7781269B2 (en) 2008-06-30 2010-08-24 Sandisk 3D Llc Triangle two dimensional complementary patterning of pillars

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN106972017A (zh) * 2016-01-08 2017-07-21 三星电子株式会社 半导体器件
CN106972017B (zh) * 2016-01-08 2021-12-14 三星电子株式会社 半导体器件

Also Published As

Publication number Publication date
WO2009078896A1 (en) 2009-06-25
US20090155962A1 (en) 2009-06-18
US7759201B2 (en) 2010-07-20

Similar Documents

Publication Publication Date Title
TW200943473A (en) Method for fabricating pitch-doubling pillar structures
WO2010078343A3 (en) Resist feature and removable spacer pitch doubling patterning method for pillar structures
WO2010002683A3 (en) Method for fabricating high density pillar structures by double patterning using positive photoresist
WO2011056534A3 (en) Methods of forming pillars for memory cells using sequential sidewall patterning
TW200943384A (en) Spacer double patterning for lithography operations
WO2014204748A8 (en) Optoelectronic integrated circuit
WO2013028685A3 (en) Semiconductor device structures including vertical transistor devices, arrays of vertical transistor devices, and methods of fabrication
TW200802536A (en) Method of manufacturing semiconductor device
WO2013134592A3 (en) Atomic layer deposition strengthening members and method of manufacture
WO2012127244A3 (en) Transistor device and materials for making
WO2012057517A3 (ko) 화합물 반도체 장치 및 화합물 반도체 제조방법
WO2013022753A3 (en) Semiconductor devices having fin structures and fabrication methods thereof
WO2013049042A3 (en) Coalesced nanowire structures with interstitial voids and method for manufacturing the same
WO2010009716A3 (de) Strahlungsemittierende vorrichtung und verfahren zur herstellung einer strahlungsemittierenden vorrichtung
WO2011084262A3 (en) Semiconductor device having doped epitaxial region and its methods of fabrication
TWI268551B (en) Method of fabricating semiconductor device
WO2007124209A3 (en) Stressor integration and method thereof
WO2010096473A3 (en) Semiconductor chip with reinforcement layer
SG148135A1 (en) Frequency tripling using spacer mask having interposed regions
SG162653A1 (en) Method for fabricating a semiconductor substrate and semiconductor substrate
WO2010015310A3 (de) Solarzelle und verfahren zur herstellung einer solarzelle
WO2011088050A3 (en) Patterning method for high density pillar structures
WO2010018946A3 (ko) 반도체 발광소자 및 그 제조방법
TW200943416A (en) Semiconductor structure and method of manufacture
GB2507214A (en) Method of forming a top gate transistor