WO2012144271A1 - 半導体装置およびその製造方法 - Google Patents
半導体装置およびその製造方法 Download PDFInfo
- Publication number
- WO2012144271A1 WO2012144271A1 PCT/JP2012/054622 JP2012054622W WO2012144271A1 WO 2012144271 A1 WO2012144271 A1 WO 2012144271A1 JP 2012054622 W JP2012054622 W JP 2012054622W WO 2012144271 A1 WO2012144271 A1 WO 2012144271A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- region
- groove
- insulating film
- semiconductor device
- contact hole
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Ceased
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/101—Integrated devices comprising main components and built-in components, e.g. IGBT having built-in freewheel diode
- H10D84/141—VDMOS having built-in components
- H10D84/143—VDMOS having built-in components the built-in components being PN junction diodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D12/00—Bipolar devices controlled by the field effect, e.g. insulated-gate bipolar transistors [IGBT]
- H10D12/01—Manufacture or treatment
- H10D12/031—Manufacture or treatment of IGBTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/66—Vertical DMOS [VDMOS] FETs
- H10D30/668—Vertical DMOS [VDMOS] FETs having trench gate electrodes, e.g. UMOS transistors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/102—Constructional design considerations for preventing surface leakage or controlling electric field concentration
- H10D62/103—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices
- H10D62/105—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices by having particular doping profiles, shapes or arrangements of PN junctions; by having supplementary regions, e.g. junction termination extension [JTE]
- H10D62/106—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices by having particular doping profiles, shapes or arrangements of PN junctions; by having supplementary regions, e.g. junction termination extension [JTE] having supplementary regions doped oppositely to or in rectifying contact with regions of the semiconductor bodies, e.g. guard rings with PN or Schottky junctions
- H10D62/107—Buried supplementary regions, e.g. buried guard rings
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/82—Heterojunctions
- H10D62/822—Heterojunctions comprising only Group IV materials heterojunctions, e.g. Si/Ge heterojunctions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/83—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge
- H10D62/832—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge being Group IV materials comprising two or more elements, e.g. SiGe
- H10D62/8325—Silicon carbide
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/23—Electrodes carrying the current to be rectified, amplified, oscillated or switched, e.g. sources, drains, anodes or cathodes
- H10D64/251—Source or drain electrodes for field-effect devices
- H10D64/256—Source or drain electrodes for field-effect devices for lateral devices wherein the source or drain electrodes are recessed in semiconductor bodies
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/101—Integrated devices comprising main components and built-in components, e.g. IGBT having built-in freewheel diode
- H10D84/141—VDMOS having built-in components
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/101—Integrated devices comprising main components and built-in components, e.g. IGBT having built-in freewheel diode
- H10D84/141—VDMOS having built-in components
- H10D84/143—VDMOS having built-in components the built-in components being PN junction diodes
- H10D84/144—VDMOS having built-in components the built-in components being PN junction diodes in antiparallel diode configurations
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/101—Integrated devices comprising main components and built-in components, e.g. IGBT having built-in freewheel diode
- H10D84/141—VDMOS having built-in components
- H10D84/146—VDMOS having built-in components the built-in components being Schottky barrier diodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/80—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs
- H10D84/811—Combinations of field-effect devices and one or more diodes, capacitors or resistors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/27—Electrodes not carrying the current to be rectified, amplified, oscillated or switched, e.g. gates
- H10D64/311—Gate electrodes for field-effect devices
- H10D64/411—Gate electrodes for field-effect devices for FETs
- H10D64/511—Gate electrodes for field-effect devices for FETs for IGFETs
- H10D64/517—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the conducting layers
- H10D64/519—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the conducting layers characterised by their top-view geometrical layouts
Definitions
- the present invention relates to a semiconductor device including a transistor and a diode, and a manufacturing method thereof.
- Patent Document JP 2005-183563 A
- This document describes a technology of a semiconductor device including a trench transistor in which a gate electrode is embedded in a groove, and a diode having a hetero semiconductor region as an anode and a drift region as a cathode.
- the hetero semiconductor regions constituting the anode of the diode are arranged at predetermined intervals along the gate electrode so as to be sandwiched between adjacent gate electrodes.
- the hetero semiconductor region is arranged and formed in the plane direction of the semiconductor substrate with respect to the gate electrode so as to be adjacent to the gate electrode. That is, a region for forming a hetero semiconductor region is required in the planar direction of the semiconductor substrate. As a result, the area efficiency of the elements in the semiconductor substrate is poor, which has been an obstacle to increasing the degree of integration.
- an object of the present invention is to provide a semiconductor device with improved area efficiency and increased integration, and a method for manufacturing the same.
- the present invention forms an anode region in a drift region immediately below or below a groove in which a gate electrode is formed, and a contact hole is formed in the groove to a depth reaching the anode region.
- the source electrode is embedded in the contact hole through the inner wall insulating film, and the anode region and the source electrode are electrically connected in a state insulated from the gate electrode by the inner wall insulating film.
- FIG. 1 is a cross-sectional view showing a configuration of a semiconductor device according to Embodiment 1 of the present invention.
- FIG. 2A is a process sectional view illustrating the method for manufacturing the semiconductor device according to the first embodiment of the invention.
- FIG. 2B is a process sectional view illustrating the method for manufacturing the semiconductor device according to the first embodiment of the invention.
- FIG. 2C is a process sectional view illustrating the method for manufacturing the semiconductor device according to the first embodiment of the present invention.
- FIG. 2D is a process sectional view illustrating the method for manufacturing the semiconductor device according to the first embodiment of the present invention.
- FIG. 2E is a process sectional view illustrating the method for manufacturing the semiconductor device according to the first embodiment of the present invention.
- FIG. 2A is a process sectional view illustrating the method for manufacturing the semiconductor device according to the first embodiment of the invention.
- FIG. 2B is a process sectional view illustrating the method for manufacturing the semiconductor device according to the first embodiment of the invention.
- FIG. 2F is a process sectional view illustrating the method for manufacturing the semiconductor device according to the first embodiment of the present invention.
- FIG. 2G is a process sectional view illustrating the method for manufacturing the semiconductor device according to the first embodiment of the invention.
- FIG. 2H is a process sectional view illustrating the method for manufacturing the semiconductor device according to the first embodiment of the invention.
- FIG. 2I is a process sectional view illustrating the method for manufacturing the semiconductor device according to the first embodiment of the invention.
- FIG. 2J is a process sectional view illustrating the method for manufacturing the semiconductor device according to the first embodiment of the present invention.
- FIG. 3 is a cross-sectional view showing a configuration of a semiconductor device according to Embodiment 2 of the present invention.
- FIG. 4A is a process sectional view illustrating the method for manufacturing the semiconductor device according to the second embodiment of the present invention.
- FIG. 4B is a process sectional view illustrating the method for manufacturing the semiconductor device according to the second embodiment of the present invention.
- FIG. 4C is a process sectional view illustrating the method for manufacturing the semiconductor device according to the second embodiment of the present invention.
- FIG. 5 is a plan view showing a configuration of a semiconductor device according to Embodiment 3 of the present invention.
- FIG. 6 is a plan view showing another configuration of the semiconductor device according to Embodiment 3 of the present invention.
- FIG. 7 is a plan view showing another configuration of the semiconductor device according to Embodiment 3 of the present invention.
- FIG. 5 is a plan view showing a configuration of a semiconductor device according to Embodiment 3 of the present invention.
- FIG. 6 is a plan view showing another configuration of the semiconductor device according to Embodiment 3 of the present invention.
- FIG. 7 is a plan view showing
- FIG. 8 is a plan view showing another configuration of the semiconductor device according to Embodiment 3 of the present invention.
- FIG. 9 is a plan view showing a configuration of a semiconductor device according to Embodiment 4 of the present invention.
- FIG. 10 is a plan view showing another configuration of the semiconductor device according to Embodiment 4 of the present invention.
- FIG. 11 is a plan view showing another configuration of the semiconductor device according to Embodiment 4 of the present invention.
- FIG. 1 is a diagram showing a configuration of a semiconductor device according to Embodiment 1 of the present invention.
- the semiconductor device according to the first embodiment shown in FIG. 1 includes a MOSFET and a diode using a silicon carbide semiconductor substrate.
- a MOSFET MOSFET
- a diode using a silicon carbide semiconductor substrate.
- N + -type semiconductor substrate 101 of silicon carbide on one main surface of an N-type high concentration (N + -type) semiconductor substrate 101 of silicon carbide, a drift region constituted by an N-type low concentration (N ⁇ -type) epitaxial layer made of silicon carbide. 102 is formed.
- a P-type well region 103 and an N + -type source region 104 are formed on one main surface (surface) of the drift region 102. Further, a groove 105 having a depth reaching the drift region 102 through the P-type well region 103 and the N + -type source region 104 is formed.
- An anode region 106 is formed by selective introduction of impurities in the drift region 102 immediately below the groove 105, and the upper surface of the anode region 106 forms the bottom surface of the groove 105.
- the anode region 106 is formed of a P-type conductivity type, forms a PN junction type diode at the junction surface with the N-type drift region, and functions as an anode of the diode.
- a gate insulating film 107 is formed on the side surface of the trench 105 and the bottom of the trench 105 so as to be in contact with the drift region 102, the well region 103, and the source region 104.
- a gate electrode 108 is buried on the side surface of the trench with the gate insulating film 107 interposed therebetween.
- An interlayer insulating film 109 is formed on the upper surface of the gate electrode 108 to cover the gate electrode 108.
- a contact hole 110 is formed in the trench 105 so as to be surrounded by the gate electrode 108.
- a source electrode 112 is formed in the contact hole 110 via an inner wall insulating film 111 that covers the side surface of the gate electrode 108.
- a source electrode 112 is formed on the source region 104 and the interlayer insulating film 109. The source electrode 112 electrically connects the source region 104 and the anode region 106 with ohmic resistance.
- the source electrode 112 and the gate electrode 108 are insulated by the interlayer insulating film 109 and the inner wall insulating film 111.
- a drain electrode 113 is formed on the other main surface (back surface) of the semiconductor substrate 101 in an ohmic connection with a low resistance.
- a drift region 102 made of an N ⁇ type silicon carbide epitaxial layer is formed on one main surface of an N + type semiconductor substrate 101.
- the semiconductor substrate 101 has a thickness of about several tens to several hundreds of ⁇ m.
- the drift region 102 is formed with an impurity concentration of 1E14 to 1E18 cm ⁇ 3 and a thickness of several ⁇ m to several tens of ⁇ m, for example.
- a P-type well region 103 and an N + -type source region 104 are formed in the drift region 102 by ion implantation.
- a mask material may be formed on the drift region 102 by the following process.
- a silicon oxide film can be used as the mask material, and a thermal CVD method or a plasma CVD method can be used as the deposition method.
- a resist is patterned on the mask material (not shown).
- a patterning method a general photolithography method can be used.
- the mask material is selectively removed by etching using the patterned resist as a mask.
- etching method wet etching using hydrofluoric acid or dry etching such as reactive ion etching can be used.
- the resist is removed with oxygen plasma, sulfuric acid or the like.
- P-type and N-type impurities are ion-implanted using the patterned mask material as a mask to form a P-type well region 103 and an N + -type source region 104.
- the P-type impurity for example, aluminum or boron can be used.
- nitrogen can be used as the N-type impurity.
- the mask material is removed by etching using, for example, hydrofluoric acid. Thereafter, the ion-implanted impurity is activated by heat treatment.
- a temperature of about 1700 ° C. can be used as the heat treatment temperature, and argon or nitrogen can be suitably used as the atmosphere. This heat treatment step may be performed after the step shown in FIG.
- a groove 105 is formed in the drift region 102.
- the mask material 201 is formed on the source region 104.
- an insulating film patterned similarly to the process shown in FIG. 2B can be used.
- the groove 105 is formed using the mask material 201 as a mask.
- a dry etching method is preferably used.
- the depth of the groove 105 is set to a depth that reaches the drift region 102 through the well region 103 and the source region 104.
- a P-type anode region 106 is selectively formed in the drift region 102 immediately below the groove 105.
- a method for forming the anode region 106 ion implantation can be used.
- the mask material 201 used in the process shown in FIG. 2C can be used.
- the anode region 106 can be selectively formed in the drift region 102 immediately below the groove 105 by self-alignment.
- the ion species used for the ion implantation and the substrate temperature are the same as those shown in FIG.
- a gate insulating film 107 is deposited on the upper surface of the anode region 106 (the bottom surface of the groove 105), the side surface of the groove 105, and the source region 104 to a thickness of about 100 to 1000 mm, for example.
- a silicon oxide film is preferably used as the gate insulating film 107, and a thermal oxidation method, a thermal CVD method, a plasma CVD method, a sputtering method, or the like is used as a deposition method.
- an annealing process is performed at a temperature of about 1000 ° C. in an atmosphere of nitrogen, argon, N 2 O, etc. in order to reduce the interface state between the well region 103 and the gate insulating film 107. Also good.
- polycrystalline silicon 202 doped with impurities which becomes the gate electrode 108, is deposited and formed in the trench 105 and on the source region 104 through the gate insulating film 107.
- a deposition method a general low-pressure CVD method can be used.
- the entire surface of the polycrystalline silicon 202 is etched back to remove the polycrystalline silicon 202 other than the inside of the trench 105.
- a resist pattern is formed on the polycrystalline silicon 202, and this register pattern is masked, and the polycrystalline silicon 202 is selectively removed using, for example, dry etching and patterned. Thereby, the polycrystalline silicon 202 other than the inside of the trench 105 is removed.
- an interlayer insulating film 109 is selectively formed on the polycrystalline silicon 202.
- the interlayer insulating film 109 a silicon oxide film is preferably used.
- the polycrystalline silicon 202 can be formed by selective thermal oxidation. Since polycrystalline silicon has a faster thermal oxidation rate than silicon carbide, when thermally oxidized, interlayer insulating film 109 can be formed on polycrystalline silicon 202 by self-alignment.
- the interlayer insulating film 109 is deposited using a thermal CVD method, a plasma CVD method, a sputtering method, or the like, and a resist pattern is formed on the deposited interlayer insulating film 109. Thereafter, the interlayer insulating film 109 over the source region 104 may be selectively removed using this resist pattern as a mask.
- a contact hole 110 is formed in the interlayer insulating film 109 and the polycrystalline silicon 202.
- dry etching using a resist patterned by photolithography as a mask can be used.
- the gate electrode 108 made of polycrystalline silicon is formed so as to surround the contact hole 110.
- FIG. 2H the case where the gate insulating film 107 is left at the bottom of the contact hole 110 is illustrated.
- the gate insulating film 107 at the bottom of the contact hole 110 may be selectively removed by etching to expose a part of the upper surface of the anode region 106.
- an inner wall insulating film 111 is formed on the inner wall of the contact hole 110, that is, on the exposed side surface of the gate electrode.
- the gate electrode 108 made of polycrystalline silicon can be formed by thermal oxidation.
- the inner wall insulating film 111 can be deposited by using a thermal CVD method, a plasma CVD method, a sputtering method, or the like.
- the surface of the anode region 106 immediately below the contact hole 110 is selectively exposed.
- the gate insulating film 107 at the bottom of the contact hole 110 is selectively removed by anisotropic dry etching.
- the interlayer insulating film 109 is formed thicker than the gate insulating film 107 and the inner wall insulating film 111 left on the bottom surface of the contact hole 110.
- the interlayer insulating film 109 can be left even after the gate insulating film 107 left on the bottom surface of the contact hole 110 is etched.
- the gate insulating film 107 at the bottom of the trench 105 can be selectively removed without etching the inner wall insulating film 111 on the inner wall of the contact hole 110.
- the contact hole 110 can be formed in the trench 105 in a self-aligned manner so as to be surrounded by the gate electrode 108.
- a source electrode 112 is deposited and formed so as to be in ohmic contact with the well region 103, the source region 104, and the anode region 106 with low resistance.
- a drain electrode 113 is deposited on the other main surface of the semiconductor substrate 101.
- Nickel silicide is preferably used as the source electrode 112 and the drain electrode 113, but an alloy such as cobalt silicide or titanium silicide may be used.
- an alloy such as cobalt silicide or titanium silicide
- As a deposition method an evaporation method, a sputtering method, a CVD method, or the like can be used. Further, an electrode structure having a stacked structure in which titanium or aluminum is stacked on the source electrode 112 and the drain electrode 113 may be employed.
- As a method for forming nickel silicide first, nickel is deposited, and then annealed at a temperature of about 1000 ° C. to alloy silicon carbide and nickel.
- the semiconductor device having the structure shown in FIG. 1 functions as a transistor by controlling the potential of the gate electrode 108 with a predetermined positive potential applied to the drain electrode 113 with reference to the potential of the source electrode 112. That is, when the voltage between the gate electrode 108 and the source electrode 112 is equal to or higher than a predetermined threshold voltage, an inversion layer is formed in the channel region of the well region 103 on the side surface of the gate electrode 108. Accordingly, the transistor is turned on, and a current flows from the drain electrode 113 to the source electrode 112.
- the inversion layer disappears, the transistor is turned off, and the current is cut off.
- a high voltage of several hundred to several thousand volts is applied between the drain and the source.
- the drift region 102 immediately below the groove 105 can be used as a free-wheeling diode formation region. It becomes. Thereby, the area efficiency of the substrate at the time of forming the element can be improved as compared with the conventional case where the diode is formed in the planar direction along the gate electrode with respect to the substrate. Therefore, it is possible to increase the degree of integration of the semiconductor device including the transistor and the freewheeling diode.
- the anode region 106 formed in the drift region 102 immediately below the trench 105 and the source electrode 112 are electrically connected with low resistance through a contact hole 110 formed so as to penetrate the gate electrode 108. ing.
- the parasitic resistance between the anode region 106 and the source electrode 112 can be reduced, and a low-loss semiconductor device with reduced loss during the reflux operation can be provided.
- the drain electric field is higher than that of a MOSFET formed on a silicon substrate, so conventionally measures such as increasing the thickness of the bottom of the gate insulating film are required. It was. For this reason, the on-resistance of the MOSFET has deteriorated.
- the drain electric field applied to the bottom of the gate insulating film 107 is reduced when the MOSFET is turned off by forming the anode region 106 in the drift region 102 immediately below the trench 105. Can do. As a result, it is possible to provide a low-loss semiconductor device including a free-wheeling diode while suppressing deterioration of the on-resistance of the MOSFET.
- the sheet resistance of the anode region 106 in the depth direction in FIG. 1 is increased only by forming the anode region 106 in the drift region 102 immediately below the groove 105, and the parasitic resistance due to the in-plane variation of the reflux current and the sheet resistance is increased. Deterioration occurs.
- the anode region 106 is directly connected to the source electrode 112 with a low resistance immediately above the anode region 106, it is possible to suppress variations in the in-plane reflux current.
- the diode having the anode region 106 as an anode is a PN junction type diode, it has the same rising voltage as the PN junction type diode formed in the well region 103 and the drift region 102. For this reason, since a uniform return current flows in the plane during the return operation, the occurrence of current variations can be suppressed.
- the trench 105 having a depth reaching the drift region 102 through the well region 103 and the source region 104 is formed, and the anode region 106 is formed in the drift region 102 immediately below the trench 105.
- a gate electrode 108 is embedded in the trench 105 through the gate insulating film 107, and a contact hole 110 that exposes the surface of the anode region 106 is formed in the gate electrode 108.
- a source electrode 112 that is electrically connected to the anode region 106 while being insulated from the gate electrode 108 by the inner wall insulating film 111 is buried in the contact hole 110.
- a free-wheeling diode can be formed in the drift region 102 immediately below the groove 105.
- the area efficiency of the substrate at the time of forming the element can be improved as compared with the conventional case where the diode is formed in the planar direction along the gate electrode with respect to the substrate. Therefore, it is possible to provide a manufacturing method that increases the degree of integration of a semiconductor device including a transistor and a free-wheeling diode.
- the drift region 102 immediately below the trench 105 is insulated from the gate electrode 108. It is possible to electrically connect the anode region 106 and the source electrode 112 formed on each other. Thereby, the anode region 106 and the source electrode 112 can be connected with low resistance while being insulated from the gate electrode 108. As a result, a manufacturing method capable of manufacturing a low-loss semiconductor device can be provided.
- the interlayer insulating film 109 is formed thicker than the thickness of the gate insulating film 107 and the inner wall insulating film 111 left on the bottom surface of the contact hole 110. Thereby, even after the gate insulating film 107 left on the bottom surface of the contact hole 110 is etched, the interlayer insulating film 109 can be left. As a result, the diode can be formed directly under the groove 105 with good controllability.
- Anisotropic dry etching is used when the gate insulating film 107 left on the bottom surface of the contact hole 110 is etched. Thereby, the gate insulating film 107 can be selectively removed without exposing the inner wall insulating film 111 on the inner wall of the contact hole 110 to expose the surface of the anode region 106. As a result, the contact hole 110 can be formed by self-alignment, and a low-loss semiconductor device in which a diode is formed in the drift region 102 immediately below the trench 105 can be formed with good controllability.
- FIG. 3 is a cross-sectional view showing a configuration of a semiconductor device according to Embodiment 2 of the present invention.
- a difference of the second embodiment from the first embodiment is that an anode region 106 is formed at the bottom of the groove 105, and the anode region 106 is formed of a different material from silicon carbide constituting the drift region 102. It is.
- Other configurations and basic operations are the same as those in the first embodiment, and are omitted here.
- the anode region 106 of the first embodiment is formed in the drift region 102 immediately below the groove 105, whereas the anode region 106 of the second embodiment is formed at the bottom of the groove 105.
- a metal material such as titanium, aluminum, nickel, or molybdenum, or a semiconductor material such as polycrystalline silicon having a band gap different from that of the drift region 102 can be used.
- a Schottky junction is formed at the junction surface between the anode region 106 and the drift region 102, and both form a Schottky diode.
- This Schottky diode has a function of flowing a circulating current in the same manner as the PN junction type diode described in the first embodiment.
- the Schottky diode is a unipolar diode, and a low-loss diode with suppressed reverse recovery charge compared to the diode (bipolar diode) of the first embodiment can be configured.
- FIGS. 4A to 4C a method for manufacturing a semiconductor device when the anode region 106 is formed of polycrystalline silicon will be described with reference to FIGS. 4A to 4C.
- the steps before the step shown in FIG. 4A are the same as the steps shown in FIGS. 2A to 2B of the first embodiment.
- the groove 105 is formed using the mask material 201 in the same manner as the step shown in FIG. 2C.
- the difference from the step shown in FIG. 2C is that the depth of the groove 105 is made larger than the depth formed in the step shown in FIG. Form deeply. This is because the anode region 106 is formed in the drift region 102 immediately below the groove 105 in the first embodiment, whereas it is formed in the bottom of the groove 105 in the second embodiment.
- polycrystalline silicon 401 is deposited on the entire surface so as to fill at least the groove 105.
- a deposition method a general low-pressure CVD method can be used.
- the deposited polycrystalline silicon 401 is etched back over the entire surface, so that the mask material 201 used in the previous step shown in FIG. Is selectively removed.
- the anode region 106 is formed at the bottom of the trench 105 from a different material of polycrystalline silicon 401.
- the anode region 106 having the same function as that of the first embodiment is formed at the bottom of the groove 105, the same effect as that obtained in the first embodiment is obtained. be able to.
- the anode region 106 is formed of a different material from the silicon carbide of the drift region 102 to form a unipolar diode between the anode region 106 and the drift region 102.
- the unipolar diode can suppress reverse recovery charge as compared with the diode (bipolar diode) of the first embodiment.
- a semiconductor device provided with a low-loss diode can be provided.
- the anode region 106 is formed of polycrystalline silicon.
- a heterojunction is formed at the junction surface between the anode region 106 and the drift region 102 by joining semiconductors having different band gaps.
- a heterojunction diode is formed in which the anode region 106 made of polycrystalline silicon is used as an anode and the silicon carbide drift region 102 is used as a cathode.
- a heterojunction diode formed from silicon carbide operates as a unipolar diode, as described in, for example, Japanese Patent No. 4211642. Therefore, reverse recovery charge can be suppressed as compared with the diode of the first embodiment, and a semiconductor device including a low-loss diode can be provided.
- anode region 106 By forming the anode region 106 from polycrystalline silicon, metal contamination of the gate insulating film 107 can be suppressed and increase in the interface state can be suppressed as compared with the case where the anode region 106 is formed from metal or alloy. As a result, an increase in the on-resistance of the MOSFET can be suppressed, and a low-loss semiconductor device can be provided.
- a silicon oxide film can be formed by oxidizing polycrystalline silicon.
- the gate insulating film 107 is formed by thermal oxidation, the side surface and the bottom surface of the gate insulating film 107 can be formed of the same silicon oxide film.
- electric field concentration due to discontinuity of the material forming the gate insulating film 107 can be suppressed, and a highly reliable semiconductor device can be provided.
- (Embodiment 3) 5 to 8 are plan views showing layouts in the plane direction (main surface direction of the semiconductor substrate) of the semiconductor device according to the third embodiment of the present invention.
- FIGS. 5 to 8 are views of the semiconductor device shown in FIG. 1 with the source electrode 112 removed, as viewed from above, and the cross section taken along the line AA in FIG. 5 corresponds to the cross section shown in FIG. .
- the contact holes 110 formed in the groove 105 are arranged intermittently (discretely).
- the following description will be made with the horizontal direction of the paper as the X direction and the vertical direction as the Y direction with respect to the plane (main surface) of the semiconductor substrate 101.
- the grooves 105 are continuously (linearly) formed in the Y direction on the plane (main surface) of the semiconductor substrate 101, and a plurality of grooves 105 are discretely arranged in parallel in the X direction.
- the contact holes 110 formed in the grooves 105 are discretely arranged with respect to the respective grooves 105.
- Contact holes 110 formed in adjacent grooves 105 are linearly arranged in the X direction.
- the width (W1) of the groove 105 in the portion where the contact hole 110 is formed is larger (W1> W2) than the width (W2) of the groove 105 in the portion where the contact hole 110 is not formed.
- the groove-contact hole distance (L1) is maintained around the groove 105 while maintaining a predetermined value according to the specifications.
- the length of the transistor (channel width of the transistor) can be increased.
- the on-resistance of the MOSFET can be reduced, and a low-loss semiconductor device can be provided.
- the groove-contact hole distance (L 1) is the distance between the side surface of the groove 105 and the side surface of the contact hole 110.
- the contact holes 110 formed in the adjacent grooves 105 are arranged alternately (non-opposing) with respect to the configuration shown in FIG. 5. Others are the same as the structure of FIG.
- the gate electrode distance (L2) is the same as the configuration shown in FIG. 5, and the gate pitch (L3) is shown in FIG. It becomes possible to shorten compared with. Thereby, the degree of integration of the semiconductor device can be further increased as compared with the configuration shown in FIG. Further, the on-resistance of the MOSFET can be reduced, and a low-loss semiconductor device can be provided.
- the inter-gate electrode distance (L2) is the distance between the gate electrodes 108 formed in the adjacent grooves 105
- the gate pitch (L3) is the adjacent groove 105. The distance between the centers.
- the grooves 105 are formed in a mesh (mesh) shape. As shown in FIG. 7, this mesh has a quadrangular shape.
- the contact hole 110 is arranged at each intersection of the mesh (portion where the vertical and horizontal grooves 105 intersect).
- the grooves 105 are formed in a mesh (mesh) shape as in the previous FIG. 7, but the difference from FIG. 7 is that one mesh has a hexagonal shape as shown in FIG. It is.
- the contact hole 110 is arranged at each vertex (portion where the grooves 105 intersect) of the mesh.
- the shape of one mesh is a quadrangle or a hexagon, but other polygons or circles may be used.
- the contact hole 110 can be arranged along the vertex of the polygon, around the circle.
- FIG. 9 to 11 are plan views showing layouts in the plane direction (the main surface direction of the semiconductor substrate) of the semiconductor device according to the fourth embodiment of the present invention.
- FIGS. 9 to 11 are views of the semiconductor device shown in FIG. 1 as viewed from above with the source electrode 112 removed. 5 to 8, the contact holes 110 are discretely arranged, whereas in the layout examples shown in FIGS. 9 to 11, the contact holes 110 are formed continuously.
- the contact hole 110 is formed on a straight line along the groove 105 formed in the vertical direction of the paper surface.
- the anode region 106 can be connected to the source electrode 112 buried in the contact hole 110 immediately above it. . Thereby, the connection area between the anode region 106 and the source electrode 112 is increased, and both can be connected with low resistance. As a result, a low-loss semiconductor device with reduced on-resistance of the diode can be provided.
- the grooves 105 are formed in a square mesh shape as shown in FIG. 7, and the contact holes 110 are continuously formed in a mesh shape along the mesh grooves 105. Has been.
- the grooves 105 are formed in a hexagonal mesh shape as shown in FIG. 8, and the contact holes 110 are continuously meshed along the mesh-like grooves 105. Is formed.
- the anode region 106 can be connected to the source electrode 112 buried in the contact hole 110 immediately above it. . Thereby, the connection area between the anode region 106 and the source electrode 112 is increased, and both can be connected with low resistance. As a result, a low-loss semiconductor device with reduced on-resistance of the diode can be provided.
- the unit cell is illustrated in the cross-sectional view of the semiconductor device.
- the unit cell may be assembled and repeated in parallel.
- the diode can be formed in a direction perpendicular to the gate electrode.
- the area efficiency of elements in the semiconductor substrate can be improved and the degree of integration can be increased.
Landscapes
- Electrodes Of Semiconductors (AREA)
Abstract
Description
図1は本発明の実施形態1に係る半導体装置の構成を示す図である。図1に示す実施形態1の半導体装置は、炭化珪素の半導体基板を用いてMOSFETとダイオードを備えて構成されている。図1において、炭化珪素のN型高濃度(N+ 型)の半導体基板101の一方の主面には、炭化珪素からなるN型低濃度(N- 型)のエピタキシャル層で構成されたドリフト領域102が形成されている。
図3は本発明の実施形態2に係る半導体装置の構成を示す断面図である。
図5~図8は本発明の実施形態3に係る半導体装置の平面方向(半導体基板の主面方向)のレイアウトを示す平面図である。
図9~図11は本発明の実施形態4に係る半導体装置の平面方向(半導体基板の主面方向)のレイアウトを示す平面図である。
Claims (12)
- 半導体基板と、
前記半導体基板の一方の主面上に形成された第1導電型のドリフト領域と、
前記ドリフト領域内に形成された第2導電型のウェル領域と、
前記ウェル領域内に形成された第1導電型のソース領域と、
前記ソース領域ならびに前記ウェル領域を貫通して前記ドリフト領域に至る深さの溝と、
ゲート絶縁膜を介して前記溝の側部に形成されたゲート電極と、
前記ウェル領域および前記ソース領域に接続されたソース電極と、
前記半導体基板の他方の主面に接続されたドレイン電極と、
前記ゲート電極上に形成されて前記ゲート電極を被覆する層間絶縁膜と、
前記溝の底部または前記溝の直下の前記ドリフト領域内に形成されたアノード領域と、
前記溝内に前記アノード領域に至る深さに形成されたコンタクトホールと、
前記コンタクトホールの内壁側面に前記ゲート電極と接して形成された内壁絶縁膜とを有し、
前記ソース電極は、前記内壁絶縁膜を介して前記コンタクトホールに埋設され、前記内壁絶縁膜で前記ゲート電極と絶縁された状態で前記アノード領域と電気的に接続されている
ことを特徴とする半導体装置。 - 前記アノード領域は、前記ドリフト領域内に第2導電型の領域として形成され、前記ドリフト領域との接合面で前記ドリフト領域をカソードとするPN接合型のダイオードを構成する
ことを特徴とする請求項1に記載の半導体装置。 - 前記アノード領域は、前記溝の底部に前記ドリフト領域の材料とは異なる異種材で形成され、前記ドリフト領域との接合面でユニポーラ型のダイオードを構成する
ことを特徴とする請求項1に記載の半導体装置。 - 前記アノード領域は、前記ドリフト領域とバンドギャップが異なる半導体で形成されている
ことを特徴とする請求項3に記載の半導体装置。 - 前記コンタクトホールは、前記半導体基板の主面方向に対して前記溝内に離散的に複数形成され、前記コンタクトホールが形成された部分の前記溝の幅は、前記コンタクトホールが形成されていない部分の前記溝の幅よりも広い
ことを特徴とする請求項1~4の何れか1項に記載の半導体装置。 - 前記溝は、前記半導体基板の主面方向に対して直線状に複数本形成され、前記コンタクトホールは、前記半導体基板の主面方向に対して前記溝内に離散的に複数形成され、隣り合う前記溝に形成された前記コンタクトホールは、互い違いに非対向して配置形成されている
ことを特徴とする請求項5に記載の半導体装置。 - 前記溝は、前記半導体基板の主面方向に対して網目状に形成され、前記コンタクトホールは、前記溝の網目の交点に離散的に複数配置形成されている
ことを特徴とする請求項1~4の何れか1項に記載の半導体装置。 - 前記溝は、前記半導体基板の主面方向に対して直線状に形成され、前記コンタクトホールは、前記溝内に沿って直線状に形成されている
ことを特徴とする請求項1~4の何れか1項に記載の半導体装置。 - 前記溝は、前記半導体基板の主面方向に対して網目状に形成され、前記コンタクトホールは、前記溝内に沿って網目状に形成されている
ことを特徴とする請求項1~4の何れか1項に記載の半導体装置。 - 半導体基板の一方の主面上に第1導電型のドリフト領域を形成する第1の工程と、
前記ドリフト領域内に第2導電型のウェル領域を形成する第2の工程と、
前記ウェル領域内に第1導電型のソース領域を形成する第3の工程と、
前記ソース領域ならびに前記ウェル領域を貫通して前記ドリフト領域に至る深さの溝を形成する第4の工程と、
絶縁膜を介して前記溝内にゲート電極を形成する第5の工程と、
前記溝の底部または前記溝の直下の前記ドリフト領域内に、前記ドリフト領域をカソードとするダイオードのアノード領域を形成する第6の工程と、
前記ゲート電極に前記アノード領域の表面を露出させるコンタクトホールを形成する第7の工程と、
内壁絶縁膜で前記ゲート電極と絶縁された状態で前記アノード領域と電気的に接続されるソース電極を前記コンタクトホールに埋設形成する第8の工程と
を有することを特徴とする半導体装置の製造方法。 - 前記ゲート電極の上面を被覆する絶縁膜を形成する工程を備え、
前記ゲート電極の上面を被覆する絶縁膜の厚さは、前記コンタクトホールの底面に形成されて前記コンタクトホールを形成する第7の工程で選択的に除去される絶縁膜の厚さよりも厚く形成する
ことを特徴とする請求項10に記載の半導体装置の製造方法。 - 前記第7の工程は、前記コンタクトホールの底部に形成された絶縁膜を選択的に除去する工程を含み、異方性エッチングにより前記内壁絶縁膜を残した状態で自己整合的に前記コンタクトホール底部の前記絶縁膜を除去する
ことを特徴とする請求項10または11に記載の半導体装置の製造方法。
Priority Applications (8)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| KR1020137030215A KR101473141B1 (ko) | 2011-04-19 | 2012-02-24 | 반도체 장치 및 그 제조 방법 |
| MX2013012149A MX2013012149A (es) | 2011-04-19 | 2012-02-24 | Dispositivo semiconductor y metodo de fabricacion del mismo. |
| BR112013027105-1A BR112013027105B1 (pt) | 2011-04-19 | 2012-02-24 | dispositivo semicondutor |
| US14/112,097 US9252261B2 (en) | 2011-04-19 | 2012-02-24 | Semiconductor device and manufacturing method of the same |
| CN201280018880.4A CN103493208B (zh) | 2011-04-19 | 2012-02-24 | 半导体装置及其制造方法 |
| JP2013510915A JP5862660B2 (ja) | 2011-04-19 | 2012-02-24 | 半導体装置およびその製造方法 |
| RU2013151267/28A RU2548058C1 (ru) | 2011-04-19 | 2012-02-24 | Полупроводниковое устройство и способ его изготовления |
| EP12774352.4A EP2701201B1 (en) | 2011-04-19 | 2012-02-24 | Semiconductor device |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2011092962 | 2011-04-19 | ||
| JP2011-092962 | 2011-04-19 |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| WO2012144271A1 true WO2012144271A1 (ja) | 2012-10-26 |
Family
ID=47041393
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| PCT/JP2012/054622 Ceased WO2012144271A1 (ja) | 2011-04-19 | 2012-02-24 | 半導体装置およびその製造方法 |
Country Status (9)
| Country | Link |
|---|---|
| US (1) | US9252261B2 (ja) |
| EP (1) | EP2701201B1 (ja) |
| JP (1) | JP5862660B2 (ja) |
| KR (1) | KR101473141B1 (ja) |
| CN (1) | CN103493208B (ja) |
| BR (1) | BR112013027105B1 (ja) |
| MX (1) | MX2013012149A (ja) |
| RU (1) | RU2548058C1 (ja) |
| WO (1) | WO2012144271A1 (ja) |
Cited By (16)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH0251196A (ja) * | 1988-08-12 | 1990-02-21 | Nec Corp | 塗りつぶしパターン参照方式 |
| JPH0367976A (ja) * | 1989-08-04 | 1991-03-22 | Takashi Asae | 蒸発促進装置 |
| JP2014127547A (ja) * | 2012-12-26 | 2014-07-07 | Nissan Motor Co Ltd | 半導体装置の製造方法 |
| JP2014127548A (ja) * | 2012-12-26 | 2014-07-07 | Nissan Motor Co Ltd | 半導体装置およびその製造方法 |
| WO2014178262A1 (ja) * | 2013-04-30 | 2014-11-06 | 日産自動車株式会社 | 半導体装置及びその製造方法 |
| JP2015023115A (ja) * | 2013-07-18 | 2015-02-02 | 株式会社豊田中央研究所 | ショットキーダイオードを内蔵するfet |
| JP2015023166A (ja) * | 2013-07-19 | 2015-02-02 | 株式会社東芝 | 半導体装置 |
| JP2015032689A (ja) * | 2013-08-02 | 2015-02-16 | トヨタ自動車株式会社 | 半導体装置 |
| JP2015118966A (ja) * | 2013-12-17 | 2015-06-25 | トヨタ自動車株式会社 | 半導体装置 |
| WO2016052203A1 (ja) * | 2014-09-30 | 2016-04-07 | 三菱電機株式会社 | 半導体装置 |
| EP2973720A4 (en) * | 2013-03-13 | 2016-11-02 | D3 Semiconductor LLC | DEVICE ARCHITECTURE AND METHOD FOR THE TEMPERATURE COMPENSATION OF VERTICAL FIELD EFFECT ARRANGEMENTS |
| JP2016192440A (ja) * | 2015-03-30 | 2016-11-10 | サンケン電気株式会社 | 半導体装置 |
| JPWO2015155828A1 (ja) * | 2014-04-08 | 2017-04-13 | 日産自動車株式会社 | 半導体装置及びその製造方法 |
| DE112016004718T5 (de) | 2015-10-16 | 2018-06-28 | Mitsubishi Electric Corporation | Halbleitereinheit |
| WO2019065462A1 (ja) * | 2017-09-27 | 2019-04-04 | 株式会社デンソー | 炭化珪素半導体装置 |
| WO2023188577A1 (ja) * | 2022-03-30 | 2023-10-05 | 株式会社日立パワーデバイス | 半導体装置および電力変換装置 |
Families Citing this family (17)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| DE102013213007B4 (de) * | 2013-07-03 | 2017-02-02 | Robert Bosch Gmbh | Halbleiterbauelement, Trench-Feldeffekttransistor, Verfahren zur Herstellung eines Trench-Feldeffekttransistors und Verfahren zur Herstellung eines Halbleiterbauelements |
| US9543427B2 (en) * | 2014-09-04 | 2017-01-10 | Panasonic Intellectual Property Management Co., Ltd. | Semiconductor device and method for fabricating the same |
| JP2017054959A (ja) | 2015-09-10 | 2017-03-16 | 株式会社東芝 | 半導体装置 |
| US10886401B2 (en) * | 2016-05-30 | 2021-01-05 | Nissan Motor Co., Ltd. | Semiconductor device with well region and protection region electrically connected by connection region |
| RU2705761C1 (ru) * | 2016-08-10 | 2019-11-11 | Ниссан Мотор Ко., Лтд. | Полупроводниковое устройство |
| BR112019016822A2 (pt) * | 2017-02-14 | 2020-04-07 | Nissan Motor Co., Ltd. | dispositivo semicondutor e método de fabricação do mesmo |
| CN107275406B (zh) * | 2017-06-09 | 2019-11-01 | 电子科技大学 | 一种碳化硅TrenchMOS器件及其制作方法 |
| CN109755310B (zh) * | 2017-11-01 | 2021-01-01 | 苏州东微半导体有限公司 | 一种分栅结构的功率晶体管 |
| JP6962457B2 (ja) * | 2018-04-19 | 2021-11-05 | 日産自動車株式会社 | 半導体装置及び半導体装置の製造方法 |
| CN112447846A (zh) * | 2019-09-05 | 2021-03-05 | 比亚迪半导体股份有限公司 | 沟槽型mos场效应晶体管及方法、电子设备 |
| KR102531554B1 (ko) * | 2020-07-01 | 2023-05-11 | 서강대학교산학협력단 | 실리콘카바이드 트랜지스터 및 이의 제조방법 |
| KR102387574B1 (ko) * | 2020-09-22 | 2022-04-19 | 현대모비스 주식회사 | 전력 반도체 소자 |
| KR102387575B1 (ko) * | 2020-09-22 | 2022-04-19 | 현대모비스 주식회사 | 전력 반도체 소자 |
| US20230335595A1 (en) * | 2022-04-13 | 2023-10-19 | Leap Semiconductor Corp. | Silicon carbide semiconductor power transistor and method of manufacturing the same |
| CN115207130B (zh) * | 2022-09-09 | 2023-01-13 | 深圳芯能半导体技术有限公司 | 一种侧壁栅双沟槽碳化硅mosfet及其制备方法 |
| CN117080269A (zh) * | 2023-10-13 | 2023-11-17 | 深圳基本半导体有限公司 | 一种碳化硅mosfet器件及其制备方法 |
| CN117410344B (zh) * | 2023-11-24 | 2024-11-12 | 安建科技(深圳)有限公司 | 一种π型沟槽栅碳化硅MOSFET器件及其制备方法 |
Citations (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH057002A (ja) * | 1991-06-27 | 1993-01-14 | Mitsubishi Electric Corp | 絶縁ゲート型トランジスタ |
| JP2002203967A (ja) * | 2000-10-23 | 2002-07-19 | Matsushita Electric Ind Co Ltd | 半導体素子 |
| JP2005183563A (ja) | 2003-12-18 | 2005-07-07 | Nissan Motor Co Ltd | 半導体装置 |
| JP4211642B2 (ja) | 2004-03-09 | 2009-01-21 | 日産自動車株式会社 | 半導体装置 |
| JP2010109221A (ja) * | 2008-10-31 | 2010-05-13 | Rohm Co Ltd | 半導体装置 |
| JP2011199041A (ja) * | 2010-03-19 | 2011-10-06 | Toshiba Corp | 半導体装置 |
Family Cites Families (12)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| EP1204145B1 (en) | 2000-10-23 | 2011-12-28 | Panasonic Corporation | Semiconductor element |
| JP3808700B2 (ja) * | 2000-12-06 | 2006-08-16 | 株式会社東芝 | 半導体装置及びその製造方法 |
| JP4797265B2 (ja) * | 2001-03-21 | 2011-10-19 | 富士電機株式会社 | 半導体装置および半導体装置の製造方法 |
| RU2195747C1 (ru) * | 2001-06-25 | 2002-12-27 | Государственное унитарное предприятие "Научно-производственное предприятие "Пульсар" | Мощный свч мдп - транзистор |
| US6621107B2 (en) | 2001-08-23 | 2003-09-16 | General Semiconductor, Inc. | Trench DMOS transistor with embedded trench schottky rectifier |
| US7138668B2 (en) | 2003-07-30 | 2006-11-21 | Nissan Motor Co., Ltd. | Heterojunction diode with reduced leakage current |
| US7405452B2 (en) * | 2004-02-02 | 2008-07-29 | Hamza Yilmaz | Semiconductor device containing dielectrically isolated PN junction for enhanced breakdown characteristics |
| DE102004031385B4 (de) * | 2004-06-29 | 2010-12-09 | Qimonda Ag | Verfahren zur Herstellung von Stegfeldeffekttransistoren in einer DRAM-Speicherzellenanordnung, Feldeffekttransistoren mit gekrümmtem Kanal und DRAM-Speicherzellenanordnung |
| JP2007189192A (ja) * | 2005-12-15 | 2007-07-26 | Toshiba Corp | 半導体装置 |
| US7615847B2 (en) * | 2007-03-23 | 2009-11-10 | Infineon Technologies Austria Ag | Method for producing a semiconductor component |
| JP5772177B2 (ja) * | 2011-04-19 | 2015-09-02 | 日産自動車株式会社 | 半導体装置の製造方法 |
| JP5764046B2 (ja) * | 2011-11-21 | 2015-08-12 | 住友電気工業株式会社 | 炭化珪素半導体装置の製造方法 |
-
2012
- 2012-02-24 BR BR112013027105-1A patent/BR112013027105B1/pt not_active IP Right Cessation
- 2012-02-24 JP JP2013510915A patent/JP5862660B2/ja active Active
- 2012-02-24 CN CN201280018880.4A patent/CN103493208B/zh active Active
- 2012-02-24 MX MX2013012149A patent/MX2013012149A/es active IP Right Grant
- 2012-02-24 RU RU2013151267/28A patent/RU2548058C1/ru active
- 2012-02-24 EP EP12774352.4A patent/EP2701201B1/en active Active
- 2012-02-24 US US14/112,097 patent/US9252261B2/en active Active
- 2012-02-24 WO PCT/JP2012/054622 patent/WO2012144271A1/ja not_active Ceased
- 2012-02-24 KR KR1020137030215A patent/KR101473141B1/ko not_active Expired - Fee Related
Patent Citations (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH057002A (ja) * | 1991-06-27 | 1993-01-14 | Mitsubishi Electric Corp | 絶縁ゲート型トランジスタ |
| JP2002203967A (ja) * | 2000-10-23 | 2002-07-19 | Matsushita Electric Ind Co Ltd | 半導体素子 |
| JP2005183563A (ja) | 2003-12-18 | 2005-07-07 | Nissan Motor Co Ltd | 半導体装置 |
| JP4211642B2 (ja) | 2004-03-09 | 2009-01-21 | 日産自動車株式会社 | 半導体装置 |
| JP2010109221A (ja) * | 2008-10-31 | 2010-05-13 | Rohm Co Ltd | 半導体装置 |
| JP2011199041A (ja) * | 2010-03-19 | 2011-10-06 | Toshiba Corp | 半導体装置 |
Non-Patent Citations (1)
| Title |
|---|
| See also references of EP2701201A4 |
Cited By (25)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH0251196A (ja) * | 1988-08-12 | 1990-02-21 | Nec Corp | 塗りつぶしパターン参照方式 |
| JPH0367976A (ja) * | 1989-08-04 | 1991-03-22 | Takashi Asae | 蒸発促進装置 |
| JP2014127547A (ja) * | 2012-12-26 | 2014-07-07 | Nissan Motor Co Ltd | 半導体装置の製造方法 |
| JP2014127548A (ja) * | 2012-12-26 | 2014-07-07 | Nissan Motor Co Ltd | 半導体装置およびその製造方法 |
| EP2973720A4 (en) * | 2013-03-13 | 2016-11-02 | D3 Semiconductor LLC | DEVICE ARCHITECTURE AND METHOD FOR THE TEMPERATURE COMPENSATION OF VERTICAL FIELD EFFECT ARRANGEMENTS |
| WO2014178262A1 (ja) * | 2013-04-30 | 2014-11-06 | 日産自動車株式会社 | 半導体装置及びその製造方法 |
| JP5939448B2 (ja) * | 2013-04-30 | 2016-06-22 | 日産自動車株式会社 | 半導体装置及びその製造方法 |
| JP2015023115A (ja) * | 2013-07-18 | 2015-02-02 | 株式会社豊田中央研究所 | ショットキーダイオードを内蔵するfet |
| JP2015023166A (ja) * | 2013-07-19 | 2015-02-02 | 株式会社東芝 | 半導体装置 |
| JP2015032689A (ja) * | 2013-08-02 | 2015-02-16 | トヨタ自動車株式会社 | 半導体装置 |
| JP2015118966A (ja) * | 2013-12-17 | 2015-06-25 | トヨタ自動車株式会社 | 半導体装置 |
| JPWO2015155828A1 (ja) * | 2014-04-08 | 2017-04-13 | 日産自動車株式会社 | 半導体装置及びその製造方法 |
| WO2016052203A1 (ja) * | 2014-09-30 | 2016-04-07 | 三菱電機株式会社 | 半導体装置 |
| US10312233B2 (en) | 2014-09-30 | 2019-06-04 | Mitsubishi Electric Corporation | Semiconductor device |
| JP6038391B2 (ja) * | 2014-09-30 | 2016-12-07 | 三菱電機株式会社 | 半導体装置 |
| CN106796955B (zh) * | 2014-09-30 | 2020-05-26 | 三菱电机株式会社 | 半导体装置 |
| CN106796955A (zh) * | 2014-09-30 | 2017-05-31 | 三菱电机株式会社 | 半导体装置 |
| JP2016192440A (ja) * | 2015-03-30 | 2016-11-10 | サンケン電気株式会社 | 半導体装置 |
| WO2016194462A1 (ja) * | 2015-03-30 | 2016-12-08 | サンケン電気株式会社 | 半導体装置 |
| DE112016004718T5 (de) | 2015-10-16 | 2018-06-28 | Mitsubishi Electric Corporation | Halbleitereinheit |
| US10468487B2 (en) | 2015-10-16 | 2019-11-05 | Mitsubishi Electric Corporation | Semiconductor device |
| DE112016004718B4 (de) | 2015-10-16 | 2022-12-08 | Mitsubishi Electric Corporation | Halbleitereinheit |
| WO2019065462A1 (ja) * | 2017-09-27 | 2019-04-04 | 株式会社デンソー | 炭化珪素半導体装置 |
| JP2019062126A (ja) * | 2017-09-27 | 2019-04-18 | 株式会社デンソー | 炭化珪素半導体装置 |
| WO2023188577A1 (ja) * | 2022-03-30 | 2023-10-05 | 株式会社日立パワーデバイス | 半導体装置および電力変換装置 |
Also Published As
| Publication number | Publication date |
|---|---|
| KR101473141B1 (ko) | 2014-12-15 |
| MX2013012149A (es) | 2013-12-06 |
| EP2701201A1 (en) | 2014-02-26 |
| RU2548058C1 (ru) | 2015-04-10 |
| JP5862660B2 (ja) | 2016-02-16 |
| JPWO2012144271A1 (ja) | 2014-07-28 |
| KR20130141701A (ko) | 2013-12-26 |
| CN103493208A (zh) | 2014-01-01 |
| US9252261B2 (en) | 2016-02-02 |
| CN103493208B (zh) | 2017-03-22 |
| EP2701201B1 (en) | 2020-04-08 |
| US20140042523A1 (en) | 2014-02-13 |
| EP2701201A4 (en) | 2015-04-22 |
| BR112013027105B1 (pt) | 2021-01-12 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP5862660B2 (ja) | 半導体装置およびその製造方法 | |
| JP5565461B2 (ja) | 半導体装置 | |
| JP5939448B2 (ja) | 半導体装置及びその製造方法 | |
| JP5560931B2 (ja) | 超接合半導体装置の製造方法 | |
| US7981817B2 (en) | Method for manufacturing semiconductor device using multiple ion implantation masks | |
| JP5015488B2 (ja) | 半導体装置 | |
| JP6286823B2 (ja) | 半導体装置の製造方法 | |
| TW201901959A (zh) | 半導體裝置及半導體裝置之製造方法 | |
| JP5159365B2 (ja) | 半導体装置およびその製造方法 | |
| JPWO2018150467A1 (ja) | 半導体装置および半導体装置の製造方法 | |
| US20110207275A1 (en) | Method for producing semiconductor element | |
| CN107958936B (zh) | 半导体器件以及用于制造半导体器件的方法 | |
| US11251300B2 (en) | Semiconductor device and method of manufacturing semiconductor device | |
| JP2018082050A (ja) | 炭化珪素半導体素子およびその製造方法 | |
| US12068411B2 (en) | Semiconductor device and method for manufacturing same | |
| TW200910592A (en) | Semiconductor device | |
| JP2016086002A (ja) | 半導体装置及びその製造方法 | |
| JP6024117B2 (ja) | 半導体装置の製造方法 | |
| JP2019096776A (ja) | 半導体装置及びその製造方法 | |
| JP2022073551A (ja) | 半導体装置およびその製造方法 | |
| JP5374923B2 (ja) | 半導体装置の製造方法 | |
| JP6286824B2 (ja) | 半導体装置およびその製造方法 | |
| CN105405889A (zh) | 一种具有全方位电流扩展路径的沟槽mosfet | |
| JP2007184360A (ja) | 半導体装置およびその製造方法 | |
| JP2010182820A (ja) | 半導体装置およびその製造方法 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| 121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 12774352 Country of ref document: EP Kind code of ref document: A1 |
|
| WWE | Wipo information: entry into national phase |
Ref document number: 14112097 Country of ref document: US Ref document number: 2012774352 Country of ref document: EP |
|
| ENP | Entry into the national phase |
Ref document number: 2013510915 Country of ref document: JP Kind code of ref document: A |
|
| WWE | Wipo information: entry into national phase |
Ref document number: MX/A/2013/012149 Country of ref document: MX |
|
| NENP | Non-entry into the national phase |
Ref country code: DE |
|
| ENP | Entry into the national phase |
Ref document number: 20137030215 Country of ref document: KR Kind code of ref document: A |
|
| ENP | Entry into the national phase |
Ref document number: 2013151267 Country of ref document: RU Kind code of ref document: A |
|
| REG | Reference to national code |
Ref country code: BR Ref legal event code: B01A Ref document number: 112013027105 Country of ref document: BR |
|
| ENP | Entry into the national phase |
Ref document number: 112013027105 Country of ref document: BR Kind code of ref document: A2 Effective date: 20131021 |