ATE373875T1 - Abgeschirmte elektrische einrichtung und herstellungsprozess dafür - Google Patents

Abgeschirmte elektrische einrichtung und herstellungsprozess dafür

Info

Publication number
ATE373875T1
ATE373875T1 AT05736562T AT05736562T ATE373875T1 AT E373875 T1 ATE373875 T1 AT E373875T1 AT 05736562 T AT05736562 T AT 05736562T AT 05736562 T AT05736562 T AT 05736562T AT E373875 T1 ATE373875 T1 AT E373875T1
Authority
AT
Austria
Prior art keywords
electrical device
manufacturing process
shielded electrical
screening layer
electrical
Prior art date
Application number
AT05736562T
Other languages
English (en)
Inventor
Myriam Pannetier
Claude Fermon
Beatrice Bonvalot
Original Assignee
Commissariat Energie Atomique
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Commissariat Energie Atomique filed Critical Commissariat Energie Atomique
Application granted granted Critical
Publication of ATE373875T1 publication Critical patent/ATE373875T1/de

Links

Classifications

    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06KGRAPHICAL DATA READING; PRESENTATION OF DATA; RECORD CARRIERS; HANDLING RECORD CARRIERS
    • G06K19/00Record carriers for use with machines and with at least a part designed to carry digital markings
    • G06K19/06Record carriers for use with machines and with at least a part designed to carry digital markings characterised by the kind of the digital marking, e.g. shape, nature, code
    • G06K19/067Record carriers with conductive marks, printed circuits or semiconductor circuit elements, e.g. credit or identity cards also with resonating or responding marks without active components
    • G06K19/07Record carriers with conductive marks, printed circuits or semiconductor circuit elements, e.g. credit or identity cards also with resonating or responding marks without active components with integrated circuit chips
    • G06K19/077Constructional details, e.g. mounting of circuits in the carrier
    • G06K19/0772Physical layout of the record carrier
    • G06K19/07735Physical layout of the record carrier the record carrier comprising means for protecting against electrostatic discharge
    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06KGRAPHICAL DATA READING; PRESENTATION OF DATA; RECORD CARRIERS; HANDLING RECORD CARRIERS
    • G06K19/00Record carriers for use with machines and with at least a part designed to carry digital markings
    • G06K19/06Record carriers for use with machines and with at least a part designed to carry digital markings characterised by the kind of the digital marking, e.g. shape, nature, code
    • G06K19/067Record carriers with conductive marks, printed circuits or semiconductor circuit elements, e.g. credit or identity cards also with resonating or responding marks without active components
    • G06K19/07Record carriers with conductive marks, printed circuits or semiconductor circuit elements, e.g. credit or identity cards also with resonating or responding marks without active components with integrated circuit chips
    • G06K19/077Constructional details, e.g. mounting of circuits in the carrier
    • G06K19/07743External electrical contacts
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10WGENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
    • H10W42/00Arrangements for protection of devices
    • H10W42/20Arrangements for protection of devices protecting against electromagnetic or particle radiation, e.g. light, X-rays, gamma-rays or electrons
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10WGENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
    • H10W70/00Package substrates; Interposers; Redistribution layers [RDL]
    • H10W70/60Insulating or insulated package substrates; Interposers; Redistribution layers
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10WGENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
    • H10W70/00Package substrates; Interposers; Redistribution layers [RDL]
    • H10W70/60Insulating or insulated package substrates; Interposers; Redistribution layers
    • H10W70/699Insulating or insulated package substrates; Interposers; Redistribution layers for flat cards, e.g. credit cards
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10WGENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
    • H10W72/00Interconnections or connectors in packages
    • H10W72/071Connecting or disconnecting
    • H10W72/073Connecting or disconnecting of die-attach connectors
    • H10W72/07351Connecting or disconnecting of die-attach connectors characterised by changes in properties of the die-attach connectors during connecting
    • H10W72/07352Connecting or disconnecting of die-attach connectors characterised by changes in properties of the die-attach connectors during connecting changes in structures or sizes
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10WGENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
    • H10W72/00Interconnections or connectors in packages
    • H10W72/30Die-attach connectors
    • H10W72/321Structures or relative sizes of die-attach connectors
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10WGENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
    • H10W72/00Interconnections or connectors in packages
    • H10W72/50Bond wires
    • H10W72/531Shapes of wire connectors
    • H10W72/536Shapes of wire connectors the connected ends being ball-shaped
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10WGENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
    • H10W72/00Interconnections or connectors in packages
    • H10W72/50Bond wires
    • H10W72/551Materials of bond wires
    • H10W72/552Materials of bond wires comprising metals or metalloids, e.g. silver
    • H10W72/5522Materials of bond wires comprising metals or metalloids, e.g. silver comprising gold [Au]
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10WGENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
    • H10W72/00Interconnections or connectors in packages
    • H10W72/851Dispositions of multiple connectors or interconnections
    • H10W72/874On different surfaces
    • H10W72/884Die-attach connectors and bond wires
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10WGENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
    • H10W74/00Encapsulations, e.g. protective coatings
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10WGENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
    • H10W90/00Package configurations
    • H10W90/701Package configurations characterised by the relative positions of pads or connectors relative to package parts
    • H10W90/731Package configurations characterised by the relative positions of pads or connectors relative to package parts of die-attach connectors
    • H10W90/734Package configurations characterised by the relative positions of pads or connectors relative to package parts of die-attach connectors between a chip and a stacked insulating package substrate, interposer or RDL

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Theoretical Computer Science (AREA)
  • Shielding Devices Or Components To Electric Or Magnetic Fields (AREA)
  • Thin Magnetic Films (AREA)
  • Details Of Indoor Wiring (AREA)
  • Insulated Conductors (AREA)
  • Regulation Of General Use Transformers (AREA)
  • Other Surface Treatments For Metallic Materials (AREA)
AT05736562T 2004-05-03 2005-04-27 Abgeschirmte elektrische einrichtung und herstellungsprozess dafür ATE373875T1 (de)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
EP04291122A EP1594163A1 (de) 2004-05-03 2004-05-03 Abgeschirmte elektrische Vorrichtung und sowie Herstellungsverfahren

Publications (1)

Publication Number Publication Date
ATE373875T1 true ATE373875T1 (de) 2007-10-15

Family

ID=34931065

Family Applications (1)

Application Number Title Priority Date Filing Date
AT05736562T ATE373875T1 (de) 2004-05-03 2005-04-27 Abgeschirmte elektrische einrichtung und herstellungsprozess dafür

Country Status (9)

Country Link
US (1) US8415774B2 (de)
EP (2) EP1594163A1 (de)
JP (1) JP2007536752A (de)
KR (1) KR20070055419A (de)
CN (1) CN1977380A (de)
AT (1) ATE373875T1 (de)
DE (1) DE602005002558T2 (de)
ES (1) ES2293569T3 (de)
WO (1) WO2005106953A1 (de)

Families Citing this family (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP5138181B2 (ja) * 2005-08-01 2013-02-06 三星電子株式会社 フェライト遮蔽構造を備えた半導体パッケージ
CN101373741B (zh) * 2007-08-21 2010-06-23 海华科技股份有限公司 半导体屏蔽结构及其制造方法
US8733652B2 (en) 2010-11-18 2014-05-27 Nagravision S.A. Method and apparatus for communicating between a security module and a host device
ES2603329T3 (es) 2010-11-18 2017-02-27 Nagravision S.A. Método y aparato para comunicar entre un módulo de seguridad y un dispositivo host
US9055665B2 (en) 2010-11-18 2015-06-09 Nagravision S.A.S Interface between a security module and a host device
EP2455886A1 (de) 2010-11-18 2012-05-23 Nagravision S.A. Schnittstelle zwischen einem Sicherheitsmodul und einer Hostvorrichtung
CA2912594A1 (en) 2013-05-16 2015-02-19 National Institute Of Aerospace Associates Radiation hardened microelectronic chip packaging technology
EP2997595B1 (de) * 2013-05-16 2020-11-18 National Institute Of Aerospace Associates Verfahren zur herstellung eines strahlungsgehärteten mikroelektronischen chipgehäuses
US11239179B2 (en) 2018-11-28 2022-02-01 Shiann-Tsong Tsai Semiconductor package and fabrication method thereof
US10896880B2 (en) 2018-11-28 2021-01-19 Shiann-Tsong Tsai Semiconductor package with in-package compartmental shielding and fabrication method thereof
TWI744572B (zh) 2018-11-28 2021-11-01 蔡憲聰 具有封裝內隔室屏蔽的半導體封裝及其製作方法
US11211340B2 (en) 2018-11-28 2021-12-28 Shiann-Tsong Tsai Semiconductor package with in-package compartmental shielding and active electro-magnetic compatibility shielding
US10923435B2 (en) 2018-11-28 2021-02-16 Shiann-Tsong Tsai Semiconductor package with in-package compartmental shielding and improved heat-dissipation performance
US10718880B2 (en) * 2018-11-29 2020-07-21 Schlumberger Technology Corporation High-voltage protection and shielding within downhole tools
TWI728604B (zh) * 2019-01-01 2021-05-21 蔡憲聰 具有封裝內隔室屏蔽及主動電磁相容屏蔽的半導體封裝及其製作方法
US20210125959A1 (en) * 2019-10-24 2021-04-29 Texas Instruments Incorporated Metal-covered chip scale packages
FR3111737B1 (fr) * 2020-06-19 2022-07-08 Commissariat Energie Atomique Protection de puce ou de boitier-systeme utilisant l’effet gmi
WO2024167205A1 (ko) * 2023-02-09 2024-08-15 삼성전자 주식회사 전자 펜을 인식하는 전자 장치

Family Cites Families (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH0744110B2 (ja) * 1988-09-02 1995-05-15 松下電器産業株式会社 高飽和磁束密度軟磁性膜及び磁気ヘッド
US5138431A (en) * 1990-01-31 1992-08-11 Vlsi Technology, Inc. Lead and socket structures with reduced self-inductance
JP2870162B2 (ja) * 1990-07-20 1999-03-10 セイコーエプソン株式会社 半導体装置およびその製造方法
JP2759395B2 (ja) * 1992-03-25 1998-05-28 住友特殊金属株式会社 半導体デバイス
CA2092371C (en) * 1993-03-24 1999-06-29 Boris L. Livshits Integrated circuit packaging
US5294826A (en) * 1993-04-16 1994-03-15 Northern Telecom Limited Integrated circuit package and assembly thereof for thermal and EMI management
JP3505691B2 (ja) * 1995-01-23 2004-03-08 Necトーキン株式会社 電子装置
JP2970590B2 (ja) * 1997-05-14 1999-11-02 日本電気株式会社 磁気抵抗効果素子並びにこれを用いた磁気抵抗効果センサ、磁気抵抗検出システム及び磁気記憶システム
US6121544A (en) * 1998-01-15 2000-09-19 Petsinger; Julie Ann Electromagnetic shield to prevent surreptitious access to contactless smartcards
US6515352B1 (en) * 2000-09-25 2003-02-04 Micron Technology, Inc. Shielding arrangement to protect a circuit from stray magnetic fields
JP2003124538A (ja) * 2001-10-16 2003-04-25 Sony Corp 情報記憶装置およびその情報記憶装置を実装した電子機器
JP3907461B2 (ja) * 2001-12-03 2007-04-18 シャープ株式会社 半導体モジュールの製造方法
US6767592B2 (en) * 2001-12-05 2004-07-27 Seagate Technology Llc Method for thin film protective overcoat
US6906396B2 (en) * 2002-01-15 2005-06-14 Micron Technology, Inc. Magnetic shield for integrated circuit packaging
JP3923368B2 (ja) * 2002-05-22 2007-05-30 シャープ株式会社 半導体素子の製造方法
JP4013140B2 (ja) * 2003-01-15 2007-11-28 ソニー株式会社 磁気メモリ装置

Also Published As

Publication number Publication date
EP1594163A1 (de) 2005-11-09
DE602005002558D1 (de) 2007-10-31
ES2293569T3 (es) 2008-03-16
EP1745509A1 (de) 2007-01-24
DE602005002558T2 (de) 2008-06-26
EP1745509B1 (de) 2007-09-19
WO2005106953A1 (en) 2005-11-10
US20110068441A1 (en) 2011-03-24
JP2007536752A (ja) 2007-12-13
CN1977380A (zh) 2007-06-06
US8415774B2 (en) 2013-04-09
KR20070055419A (ko) 2007-05-30

Similar Documents

Publication Publication Date Title
ATE373875T1 (de) Abgeschirmte elektrische einrichtung und herstellungsprozess dafür
ES2620317T3 (es) Susceptor fusible multidireccional
DE602007012376D1 (de) Anzeigefilter und Anzeigevorrichtung damit
TW200631159A (en) Magnetic shielding for magneticaly sensitive semiconductor devices
AU2003209312A1 (en) Aperture masks for circuit fabrication
EP1191590A3 (de) Halbleiteranordnung und Halbleitermodul
ATE339781T1 (de) Hocheffiziente resonante leitung
AU2003301089A8 (en) Electronic devices including semiconductor mesa structures and conductivity junctions and methods of forming said devices
WO2003019569A3 (en) Magneto-electronic component
TW200501216A (en) Organic semiconductor device and method of manufacture of same
ATE469356T1 (de) Stromsensor
WO2007038309A3 (en) Magnetic components
JP2003142692A5 (de)
DE60045520D1 (de) Induktivität für integrierte schaltung und herstellungsverfahren
EP2178112A3 (de) Festkörper-Bildaufnehmer und Herstellungsverfahren dafür
WO2003003452A3 (en) Field-effect transistor and method of making the same
DE602004019115D1 (de) Aktive abschirmung für eine schaltung mit magnetisch empfindlichen materialien
TW200618162A (en) Methods for fabricating semiconductor devices
MY127684A (en) Semiconductor device having a thermoset-containing dielectric material and methods for fabricating the same
JP2002324341A5 (de)
JP2014521211A (ja) 基板モードの抑制のための途中まで延びるバイア
KR102081254B1 (ko) 금속 마스크 고정 장치
TWI267173B (en) Circuit device and method for manufacturing thereof
US7728702B2 (en) Shielding of integrated circuit package with high-permeability magnetic material
SE0104442D0 (sv) Method for manufacturing a component and a component

Legal Events

Date Code Title Description
RER Ceased as to paragraph 5 lit. 3 law introducing patent treaties