ATE553539T1 - Taktmodusbestimmung in einem speichersystem - Google Patents
Taktmodusbestimmung in einem speichersystemInfo
- Publication number
- ATE553539T1 ATE553539T1 AT08714615T AT08714615T ATE553539T1 AT E553539 T1 ATE553539 T1 AT E553539T1 AT 08714615 T AT08714615 T AT 08714615T AT 08714615 T AT08714615 T AT 08714615T AT E553539 T1 ATE553539 T1 AT E553539T1
- Authority
- AT
- Austria
- Prior art keywords
- memory device
- mode
- clock
- parallel
- clock signal
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/16—Handling requests for interconnection or transfer for access to memory bus
- G06F13/1668—Details of memory controller
- G06F13/1694—Configuration of memory controller to different memory types
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F3/00—Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
- G06F3/06—Digital input from, or digital output to, record carriers, e.g. RAID, emulated record carriers or networked record carriers
- G06F3/0601—Interfaces specially adapted for storage systems
- G06F3/0602—Interfaces specially adapted for storage systems specifically adapted to achieve a particular effect
- G06F3/061—Improving I/O performance
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/32—Timing circuits
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F3/00—Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
- G06F3/06—Digital input from, or digital output to, record carriers, e.g. RAID, emulated record carriers or networked record carriers
- G06F3/0601—Interfaces specially adapted for storage systems
- G06F3/0628—Interfaces specially adapted for storage systems making use of a particular technique
- G06F3/0655—Vertical data movement, i.e. input-output transfer; data movement between one or more hosts and one or more storage devices
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F3/00—Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
- G06F3/06—Digital input from, or digital output to, record carriers, e.g. RAID, emulated record carriers or networked record carriers
- G06F3/0601—Interfaces specially adapted for storage systems
- G06F3/0668—Interfaces specially adapted for storage systems adopting a particular infrastructure
- G06F3/0671—In-line storage system
- G06F3/0683—Plurality of storage devices
- G06F3/0688—Non-volatile semiconductor memory arrays
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C14/00—Digital stores characterised by arrangements of cells having volatile and non-volatile storage properties for back-up when the power is down
- G11C14/0009—Digital stores characterised by arrangements of cells having volatile and non-volatile storage properties for back-up when the power is down in which the volatile element is a DRAM cell
- G11C14/0018—Digital stores characterised by arrangements of cells having volatile and non-volatile storage properties for back-up when the power is down in which the volatile element is a DRAM cell whereby the nonvolatile element is an EEPROM element, e.g. a floating gate or metal-nitride-oxide-silicon [MNOS] transistor
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/04—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS
- G11C16/0483—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells having several storage transistors connected in series
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/10—Programming or data input circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/26—Sensing or reading circuits; Data output circuits
- G11C16/28—Sensing or reading circuits; Data output circuits using differential sensing or reference cells, e.g. dummy cells
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1015—Read-write modes for single port memories, i.e. having either a random port or a serial port
- G11C7/1045—Read-write mode select circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1078—Data input circuits, e.g. write amplifiers, data input buffers, data input registers, data input level conversion circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1078—Data input circuits, e.g. write amplifiers, data input buffers, data input registers, data input level conversion circuits
- G11C7/1093—Input synchronization
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/22—Read-write [R-W] timing or clocking circuits; Read-write [R-W] control signal generators or management
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/22—Read-write [R-W] timing or clocking circuits; Read-write [R-W] control signal generators or management
- G11C7/225—Clock input buffers
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K5/00—Manipulating of pulses not covered by one of the other main groups of this subclass
- H03K2005/00013—Delay, i.e. output pulse is delayed after input pulse and pulse length of output pulse is dependent on pulse length of input pulse
- H03K2005/0015—Layout of the delay element
- H03K2005/00234—Layout of the delay element using circuits having two logic levels
- H03K2005/00247—Layout of the delay element using circuits having two logic levels using counters
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02D—CLIMATE CHANGE MITIGATION TECHNOLOGIES IN INFORMATION AND COMMUNICATION TECHNOLOGIES [ICT], I.E. INFORMATION AND COMMUNICATION TECHNOLOGIES AIMING AT THE REDUCTION OF THEIR OWN ENERGY USE
- Y02D10/00—Energy efficient computing, e.g. low power processors, power management or thermal management
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Human Computer Interaction (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Dram (AREA)
- Read Only Memory (AREA)
- Memory System (AREA)
- Static Random-Access Memory (AREA)
- Logic Circuits (AREA)
- Debugging And Monitoring (AREA)
- For Increasing The Reliability Of Semiconductor Memories (AREA)
- Techniques For Improving Reliability Of Storages (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US90200307P | 2007-02-16 | 2007-02-16 | |
| PCT/CA2008/000292 WO2008098367A1 (en) | 2007-02-16 | 2008-02-15 | Clock mode determination in a memory system |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| ATE553539T1 true ATE553539T1 (de) | 2012-04-15 |
Family
ID=39689591
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| AT08714615T ATE553539T1 (de) | 2007-02-16 | 2008-02-15 | Taktmodusbestimmung in einem speichersystem |
Country Status (8)
| Country | Link |
|---|---|
| US (17) | US7885140B2 (de) |
| EP (3) | EP2475100B1 (de) |
| JP (3) | JP5579448B2 (de) |
| KR (1) | KR101306380B1 (de) |
| CN (1) | CN101617371B (de) |
| AT (1) | ATE553539T1 (de) |
| TW (1) | TWI484485B (de) |
| WO (1) | WO2008098367A1 (de) |
Families Citing this family (95)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7661010B2 (en) * | 2006-05-31 | 2010-02-09 | Mosaid Technologies Incorporated | Apparatus and method for interfacing to a memory |
| JP5385156B2 (ja) * | 2007-02-16 | 2014-01-08 | モサイド・テクノロジーズ・インコーポレーテッド | 半導体デバイスおよび複数の相互接続デバイスを有するシステムの電力消費を低減するための方法 |
| CN101617371B (zh) | 2007-02-16 | 2014-03-26 | 莫塞德技术公司 | 具有多个外部电源的非易失性半导体存储器 |
| US20090187701A1 (en) * | 2008-01-22 | 2009-07-23 | Jin-Ki Kim | Nand flash memory access with relaxed timing constraints |
| US8139390B2 (en) * | 2008-07-08 | 2012-03-20 | Mosaid Technologies Incorporated | Mixed data rates in memory devices and systems |
| JP2012504263A (ja) * | 2008-09-30 | 2012-02-16 | モサイド・テクノロジーズ・インコーポレーテッド | 出力遅延調整によるシリアル接続のメモリシステム |
| US8161313B2 (en) * | 2008-09-30 | 2012-04-17 | Mosaid Technologies Incorporated | Serial-connected memory system with duty cycle correction |
| US8181056B2 (en) * | 2008-09-30 | 2012-05-15 | Mosaid Technologies Incorporated | Serial-connected memory system with output delay adjustment |
| US8134852B2 (en) | 2008-10-14 | 2012-03-13 | Mosaid Technologies Incorporated | Bridge device architecture for connecting discrete memory devices to a system |
| US7957173B2 (en) | 2008-10-14 | 2011-06-07 | Mosaid Technologies Incorporated | Composite memory having a bridging device for connecting discrete memory devices to a system |
| US8549209B2 (en) | 2008-11-04 | 2013-10-01 | Mosaid Technologies Incorporated | Bridging device having a configurable virtual page size |
| US8102720B2 (en) * | 2009-02-02 | 2012-01-24 | Qualcomm Incorporated | System and method of pulse generation |
| JP2010282511A (ja) * | 2009-06-05 | 2010-12-16 | Elpida Memory Inc | メモリモジュール及びこれを備えるメモリシステム |
| DE112010002750T5 (de) | 2009-06-29 | 2013-01-31 | Mosaid Technologies Incorporated | Brückenvorrichtung mit einer Taktdomäne mit konfigurierbarer Frequenz |
| US9565036B2 (en) * | 2009-06-30 | 2017-02-07 | Rambus Inc. | Techniques for adjusting clock signals to compensate for noise |
| US8521980B2 (en) * | 2009-07-16 | 2013-08-27 | Mosaid Technologies Incorporated | Simultaneous read and write data transfer |
| US8098539B2 (en) * | 2009-08-26 | 2012-01-17 | Qualcomm Incorporated | Hybrid single and dual channel DDR interface scheme by interleaving address/control signals during dual channel operation |
| DE102009043216A1 (de) * | 2009-09-28 | 2011-03-31 | Siemens Aktiengesellschaft | Schnittstellenschaltung |
| EP2513743B1 (de) | 2009-12-17 | 2017-11-15 | Toshiba Memory Corporation | Halbleitersystem, halbleitervorrichtung und verfahren zur initialisierung einer elektronischen vorrichtung |
| KR101113188B1 (ko) * | 2010-09-30 | 2012-02-16 | 주식회사 하이닉스반도체 | 동작 속도가 가변되는 비휘발성 메모리 장치 및 이를 위한 상보신호 제어 방법 |
| US8867278B2 (en) * | 2011-02-28 | 2014-10-21 | Samsung Electronics Co., Ltd. | Nonvolatile memory device, memory system including the same, and method of operating nonvolatile memory device |
| US8502390B2 (en) * | 2011-07-12 | 2013-08-06 | Tessera, Inc. | De-skewed multi-die packages |
| US8823165B2 (en) | 2011-07-12 | 2014-09-02 | Invensas Corporation | Memory module in a package |
| US20130223152A1 (en) * | 2011-08-02 | 2013-08-29 | Elpida Memory, Inc. | Clock generator |
| US8884666B2 (en) | 2011-08-02 | 2014-11-11 | Ps4 Luxco S.A.R.L. | Clock generator |
| WO2013052372A2 (en) | 2011-10-03 | 2013-04-11 | Invensas Corporation | Stub minimization for multi-die wirebond assemblies with parallel windows |
| US8513813B2 (en) | 2011-10-03 | 2013-08-20 | Invensas Corporation | Stub minimization using duplicate sets of terminals for wirebond assemblies without windows |
| WO2013052544A1 (en) | 2011-10-03 | 2013-04-11 | Invensas Corporation | Stub minimization with terminal grids offset from center of package |
| US8525327B2 (en) | 2011-10-03 | 2013-09-03 | Invensas Corporation | Stub minimization for assemblies without wirebonds to package substrate |
| US8659142B2 (en) | 2011-10-03 | 2014-02-25 | Invensas Corporation | Stub minimization for wirebond assemblies without windows |
| US8436477B2 (en) | 2011-10-03 | 2013-05-07 | Invensas Corporation | Stub minimization using duplicate sets of signal terminals in assemblies without wirebonds to package substrate |
| EP2769409A1 (de) | 2011-10-03 | 2014-08-27 | Invensas Corporation | Ansatz zur minimierung von multichip-drahtverbindungen mit orthogonalen fenstern |
| US9159374B2 (en) | 2011-11-02 | 2015-10-13 | Novachips Canada Inc. | Flash memory module and memory subsystem |
| US8825967B2 (en) | 2011-12-08 | 2014-09-02 | Conversant Intellectual Property Management Inc. | Independent write and read control in serially-connected devices |
| US9368477B2 (en) | 2012-08-27 | 2016-06-14 | Invensas Corporation | Co-support circuit panel and microelectronic packages |
| KR101977664B1 (ko) * | 2012-09-14 | 2019-05-13 | 삼성전자주식회사 | 임베디드 멀티미디어 카드와 이를 제어하는 호스트 |
| US9471484B2 (en) | 2012-09-19 | 2016-10-18 | Novachips Canada Inc. | Flash memory controller having dual mode pin-out |
| KR102084547B1 (ko) * | 2013-01-18 | 2020-03-05 | 삼성전자주식회사 | 비휘발성 메모리 장치, 그것을 포함하는 메모리 시스템, 및 그것의 외부 전원 제어 방법 |
| US9146864B2 (en) | 2013-03-15 | 2015-09-29 | International Business Machines Corporation | Address mapping including generic bits for universal addressing independent of memory type |
| US9136987B2 (en) | 2013-03-15 | 2015-09-15 | International Business Machines Corporation | Replay suspension in a memory system |
| US9430418B2 (en) | 2013-03-15 | 2016-08-30 | International Business Machines Corporation | Synchronization and order detection in a memory system |
| US9092330B2 (en) | 2013-03-15 | 2015-07-28 | International Business Machines Corporation | Early data delivery prior to error detection completion |
| US9535778B2 (en) | 2013-03-15 | 2017-01-03 | International Business Machines Corporation | Reestablishing synchronization in a memory system |
| US9142272B2 (en) * | 2013-03-15 | 2015-09-22 | International Business Machines Corporation | Dual asynchronous and synchronous memory system |
| CN104102600B (zh) | 2013-04-03 | 2018-01-12 | 慧荣科技股份有限公司 | 存储器控制器 |
| US9070423B2 (en) | 2013-06-11 | 2015-06-30 | Invensas Corporation | Single package dual channel memory with co-support |
| US9443602B2 (en) | 2013-08-23 | 2016-09-13 | Kabushiki Kaisha Toshiba | Storage device and data latch timing adjustment method |
| TWI553641B (zh) * | 2013-12-09 | 2016-10-11 | 慧榮科技股份有限公司 | 資料儲存裝置及其模式偵測方法 |
| US9489007B2 (en) * | 2014-04-14 | 2016-11-08 | Macronix International Co., Ltd. | Configurable clock interface device |
| KR20150142852A (ko) * | 2014-06-12 | 2015-12-23 | 에스케이하이닉스 주식회사 | 다중 위상 클럭을 생성하는 반도체 시스템 및 이의 트레이닝 방법 |
| KR102285789B1 (ko) | 2014-07-01 | 2021-08-04 | 삼성전자 주식회사 | 외장 저장 장치, 및 이의 기준 주파수를 설정하는 방법 |
| US9281296B2 (en) | 2014-07-31 | 2016-03-08 | Invensas Corporation | Die stacking techniques in BGA memory package for small footprint CPU and memory motherboard design |
| US9691437B2 (en) | 2014-09-25 | 2017-06-27 | Invensas Corporation | Compact microelectronic assembly having reduced spacing between controller and memory packages |
| US9570117B2 (en) * | 2014-10-06 | 2017-02-14 | Macronix International Co., Ltd. | Integrated circuit with independent programmability |
| TWI548218B (zh) * | 2015-02-24 | 2016-09-01 | 原相科技股份有限公司 | 具有時序自我檢測的四相位時脈產生器 |
| US10013389B2 (en) | 2015-06-09 | 2018-07-03 | Avago Technologies General Ip (Singapore) Pte. Ltd. | Automatic cascaded address selection |
| TWI540444B (zh) * | 2015-07-31 | 2016-07-01 | 晨星半導體股份有限公司 | 具有時序校準功能之傳輸流處理器以及時序校準裝置與方法 |
| JP2017045311A (ja) * | 2015-08-27 | 2017-03-02 | 株式会社東芝 | メモリシステム |
| JP6527054B2 (ja) | 2015-08-28 | 2019-06-05 | 東芝メモリ株式会社 | メモリシステム |
| CN106533488A (zh) * | 2015-09-11 | 2017-03-22 | 天工方案公司 | 包括多模输入焊盘的设备 |
| US9484080B1 (en) | 2015-11-09 | 2016-11-01 | Invensas Corporation | High-bandwidth memory application with controlled impedance loading |
| US10019170B2 (en) | 2016-03-30 | 2018-07-10 | Micron Technology, Inc. | Controlling timing and edge transition of a delayed clock signal and data latching methods using such a delayed clock signal |
| US9679613B1 (en) | 2016-05-06 | 2017-06-13 | Invensas Corporation | TFD I/O partition for high-speed, high-density applications |
| US10789010B2 (en) | 2016-08-26 | 2020-09-29 | Intel Corporation | Double data rate command bus |
| US10254782B2 (en) * | 2016-08-30 | 2019-04-09 | Micron Technology, Inc. | Apparatuses for reducing clock path power consumption in low power dynamic random access memory |
| KR102727010B1 (ko) * | 2016-10-27 | 2024-11-08 | 삼성전자주식회사 | 메모리 장치 및 그것의 트레이닝 방법 |
| KR102649318B1 (ko) * | 2016-12-29 | 2024-03-20 | 삼성전자주식회사 | 상태 회로를 포함하는 메모리 장치와 그것의 동작 방법 |
| US10846018B2 (en) | 2017-04-05 | 2020-11-24 | Mediatek Inc. | Memory device, memory controller and associated memory system operated according to selected clock signals |
| US10572344B2 (en) * | 2017-04-27 | 2020-02-25 | Texas Instruments Incorporated | Accessing error statistics from DRAM memories having integrated error correction |
| US10153030B2 (en) | 2017-05-09 | 2018-12-11 | Micron Technology, Inc. | Apparatuses and methods for configurable command and data input circuits for semiconductor memories |
| KR102465162B1 (ko) | 2017-05-26 | 2022-11-10 | 에스케이하이닉스 주식회사 | 반도체 장치, 그를 포함하는 반도체 시스템 및 그 반도체 시스템의 동작 방법 |
| US10419574B2 (en) | 2017-08-23 | 2019-09-17 | Micron Technology, Inc. | Memory device with a multi-mode communication mechanism |
| KR20190028067A (ko) * | 2017-09-08 | 2019-03-18 | 에스케이하이닉스 주식회사 | 저장 장치 및 그 동작 방법 |
| US10395701B1 (en) * | 2018-05-09 | 2019-08-27 | Micron Technology, Inc. | Memory device with a latching mechanism |
| US10635357B2 (en) | 2018-07-03 | 2020-04-28 | Nvidia Corporation | Method for overlapping memory accesses |
| US10846158B2 (en) * | 2018-10-08 | 2020-11-24 | Micron Technology, Inc. | Apparatus having multiplexers for passive input/output expansion and methods of their operation |
| US11048649B2 (en) | 2018-10-17 | 2021-06-29 | Macronix International Co., Ltd. | Non-sequential page continuous read |
| US10977121B2 (en) | 2018-10-17 | 2021-04-13 | Macronix International Co., Ltd. | Fast page continuous read |
| KR102675825B1 (ko) * | 2018-11-05 | 2024-06-18 | 에스케이하이닉스 주식회사 | 반도체 장치 및 이를 이용한 반도체 시스템 및 동작 방법 |
| US10931283B2 (en) * | 2019-03-12 | 2021-02-23 | Intel Corporation | Integrated circuits having memory with flexible input-output circuits |
| US11232047B2 (en) * | 2019-05-28 | 2022-01-25 | Rambus Inc. | Dedicated cache-related block transfer in a memory system |
| TWI695376B (zh) * | 2019-09-17 | 2020-06-01 | 華邦電子股份有限公司 | 記憶體裝置及其資料讀取方法 |
| US10957384B1 (en) * | 2019-09-24 | 2021-03-23 | Macronix International Co., Ltd. | Page buffer structure and fast continuous read |
| US10910024B1 (en) | 2019-10-08 | 2021-02-02 | Winbond Electronics Corp. | Memory device and data reading method thereof |
| CN112634952B (zh) * | 2019-10-09 | 2024-04-30 | 华邦电子股份有限公司 | 存储器装置及其数据读取方法 |
| KR102847326B1 (ko) * | 2019-12-10 | 2025-08-14 | 삼성전자주식회사 | 클록 데이터 복원 회로 및 이를 포함하는 장치 |
| KR102728606B1 (ko) * | 2020-01-30 | 2024-11-12 | 에스케이하이닉스 주식회사 | 데이터 수신 장치, 이를 이용하는 반도체 장치 및 반도체 시스템 |
| US11302366B2 (en) | 2020-03-06 | 2022-04-12 | Macronix International Co., Ltd. | Method and system for enhanced read performance in low pin count interface |
| US11249913B2 (en) | 2020-03-06 | 2022-02-15 | Macronix International Co., Ltd. | Continuous read with multiple read commands |
| US11500791B2 (en) * | 2020-12-10 | 2022-11-15 | Micron Technology, Inc. | Status check using chip enable pin |
| JP7797301B2 (ja) * | 2022-04-28 | 2026-01-13 | キオクシア株式会社 | 半導体記憶装置 |
| US12334188B2 (en) * | 2022-10-07 | 2025-06-17 | Dell Products L.P. | Power reduction in a clock buffer of a memory module based upon memory module speed |
| US12334187B2 (en) * | 2022-10-07 | 2025-06-17 | Dell Products L.P. | Power reduction in a clock buffer of a memory module based upon memory module topology |
| US12315594B2 (en) * | 2022-10-07 | 2025-05-27 | Dell Products L.P. | Controlling memory module clock buffer power in a system with a single memory clock per memory module |
| WO2025217463A1 (en) * | 2024-04-10 | 2025-10-16 | Maxlinear, Inc. | System and method for hybrid phase detection and clock recovery |
Family Cites Families (125)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| BE759562A (fr) | 1969-12-31 | 1971-04-30 | Ibm | Dispositif d'emmagasinage auxiliaire et methode mise en oeuvre |
| US6825698B2 (en) | 2001-08-29 | 2004-11-30 | Altera Corporation | Programmable high speed I/O interface |
| JP3048153B2 (ja) * | 1987-12-23 | 2000-06-05 | テキサス インスツルメンツ インコーポレイテツド | メモリ回路とデータ・ストリームを記憶する方法 |
| US5093807A (en) | 1987-12-23 | 1992-03-03 | Texas Instruments Incorporated | Video frame storage system |
| JPH01188146A (ja) | 1988-01-22 | 1989-07-27 | Nippon Telegr & Teleph Corp <Ntt> | 干渉補償回路 |
| JPH0391195A (ja) | 1989-09-02 | 1991-04-16 | Nec Corp | メモリ回路 |
| JPH06103762B2 (ja) | 1989-10-17 | 1994-12-14 | 株式会社小糸製作所 | 金属イオンレーザー |
| US5243703A (en) | 1990-04-18 | 1993-09-07 | Rambus, Inc. | Apparatus for synchronously generating clock signals in a data processing system |
| US5073577A (en) | 1990-06-11 | 1991-12-17 | Morton International, Inc. | Mixed emulsion of a liquid polysulfide and dispension of an oxidative curative therefor |
| US5204669A (en) | 1990-08-30 | 1993-04-20 | Datacard Corporation | Automatic station identification where function modules automatically initialize |
| US5652723A (en) * | 1991-04-18 | 1997-07-29 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor memory device |
| JP2645199B2 (ja) | 1992-02-05 | 1997-08-25 | 株式会社東芝 | キャッシュ・メモリ・システム |
| JP2813103B2 (ja) * | 1992-06-15 | 1998-10-22 | 富士通株式会社 | 半導体集積回路 |
| WO1993025954A2 (en) * | 1992-06-11 | 1993-12-23 | Sierra Semiconductor Corporation | A universal programming interface for clock generators |
| EP1345327B1 (de) | 1992-06-15 | 2007-01-31 | Fujitsu Limited | Integrierte Halbleiterschaltung mit Eingangs-Ausgangsschnittstelle für kleine Signalamplituden |
| JP3328321B2 (ja) | 1992-06-22 | 2002-09-24 | 株式会社日立製作所 | 半導体記憶装置 |
| US6549974B2 (en) | 1992-06-22 | 2003-04-15 | Hitachi, Ltd. | Semiconductor storage apparatus including a controller for sending first and second write commands to different nonvolatile memories in a parallel or time overlapped manner |
| JPH0628885A (ja) | 1992-06-23 | 1994-02-04 | Takayama:Kk | メモリデバイス |
| JPH06103762A (ja) * | 1992-09-22 | 1994-04-15 | Sanyo Electric Co Ltd | Dramの内部電圧発生装置 |
| US5469399A (en) * | 1993-03-16 | 1995-11-21 | Kabushiki Kaisha Toshiba | Semiconductor memory, memory card, and method of driving power supply for EEPROM |
| US5442644A (en) | 1993-07-01 | 1995-08-15 | Unisys Corporation | System for sensing the state of interconnection points |
| US5696917A (en) | 1994-06-03 | 1997-12-09 | Intel Corporation | Method and apparatus for performing burst read operations in an asynchronous nonvolatile memory |
| US5796673A (en) | 1994-10-06 | 1998-08-18 | Mosaid Technologies Incorporated | Delay locked loop implementation in a synchronous dynamic random access memory |
| JP3592386B2 (ja) | 1994-11-22 | 2004-11-24 | 株式会社ルネサステクノロジ | 同期型半導体記憶装置 |
| KR0120606B1 (ko) | 1994-12-31 | 1997-10-30 | 김주용 | 반도체 기억소자의 자동모드 선택 회로 |
| US5729683A (en) | 1995-05-18 | 1998-03-17 | Compaq Computer Corporation | Programming memory devices through the parallel port of a computer system |
| JPH097395A (ja) * | 1995-06-20 | 1997-01-10 | Mitsubishi Electric Corp | 半導体記憶装置 |
| US5742840A (en) | 1995-08-16 | 1998-04-21 | Microunity Systems Engineering, Inc. | General purpose, multiple precision parallel operation, programmable media processor |
| US5666322A (en) * | 1995-09-21 | 1997-09-09 | Nec Electronics, Inc. | Phase-locked loop timing controller in an integrated circuit memory |
| JP3517493B2 (ja) | 1995-09-21 | 2004-04-12 | 松下電器産業株式会社 | 内部降圧回路 |
| JPH0991197A (ja) | 1995-09-22 | 1997-04-04 | Sharp Corp | データ転送制御装置 |
| US6279153B1 (en) * | 1995-10-16 | 2001-08-21 | Nec Corporation | Multi-user flash ROM update |
| US6567904B1 (en) | 1995-12-29 | 2003-05-20 | Intel Corporation | Method and apparatus for automatically detecting whether a memory unit location is unpopulated or populated with synchronous or asynchronous memory devices |
| JP3986578B2 (ja) * | 1996-01-17 | 2007-10-03 | 三菱電機株式会社 | 同期型半導体記憶装置 |
| US5781477A (en) * | 1996-02-23 | 1998-07-14 | Micron Quantum Devices, Inc. | Flash memory system having fast erase operation |
| JPH1020974A (ja) * | 1996-07-03 | 1998-01-23 | Fujitsu Ltd | バス構造及び入出力バッファ |
| KR100243335B1 (ko) | 1996-12-31 | 2000-02-01 | 김영환 | 독립적인 리프레쉬 수단을 가지는 데이지 체인 구조의 반도체 장치 |
| JPH10269193A (ja) * | 1997-03-26 | 1998-10-09 | Mitsubishi Electric Corp | フラッシュメモリ及びマイクロコンピュータ |
| JPH10275140A (ja) * | 1997-03-31 | 1998-10-13 | Nec Ic Microcomput Syst Ltd | マイクロコンピュータ |
| JP3945894B2 (ja) * | 1997-04-21 | 2007-07-18 | 富士通株式会社 | 半導体装置及び信号入力状態検出回路 |
| US6104225A (en) | 1997-04-21 | 2000-08-15 | Fujitsu Limited | Semiconductor device using complementary clock and signal input state detection circuit used for the same |
| US6442644B1 (en) | 1997-08-11 | 2002-08-27 | Advanced Memory International, Inc. | Memory system having synchronous-link DRAM (SLDRAM) devices and controller |
| JPH1166862A (ja) * | 1997-08-14 | 1999-03-09 | Nec Corp | 半導体メモリ |
| JPH1188146A (ja) | 1997-09-04 | 1999-03-30 | Fujitsu Ltd | レベルインターフェース回路 |
| JP3788867B2 (ja) * | 1997-10-28 | 2006-06-21 | 株式会社東芝 | 半導体記憶装置 |
| KR100252057B1 (ko) * | 1997-12-30 | 2000-05-01 | 윤종용 | 단일 및 이중 데이터 율 겸용 반도체 메모리 장치 |
| US5982309A (en) | 1998-01-09 | 1999-11-09 | Iowa State University Research Foundation, Inc. | Parallel-to-serial CMOS data converter with a selectable bit width mode D flip-flop M matrix |
| US6002638A (en) | 1998-01-20 | 1999-12-14 | Microchip Technology Incorporated | Memory device having a switchable clock output and method therefor |
| JPH11219600A (ja) * | 1998-02-03 | 1999-08-10 | Mitsubishi Electric Corp | 半導体集積回路装置 |
| JPH11316617A (ja) * | 1998-05-01 | 1999-11-16 | Mitsubishi Electric Corp | 半導体回路装置 |
| JP2000067577A (ja) * | 1998-06-10 | 2000-03-03 | Mitsubishi Electric Corp | 同期型半導体記憶装置 |
| KR100301368B1 (ko) | 1998-06-12 | 2001-10-27 | 윤종용 | 파워온리셋회로 |
| US6111807A (en) | 1998-07-17 | 2000-08-29 | Mitsubishi Denki Kabushiki Kaisha | Synchronous semiconductor memory device allowing easy and fast text |
| JP2000090696A (ja) * | 1998-07-17 | 2000-03-31 | Mitsubishi Electric Corp | 同期型半導体記憶装置 |
| JP2000148656A (ja) * | 1998-11-09 | 2000-05-30 | Mitsubishi Electric Corp | メモリシステム |
| JP2000163965A (ja) * | 1998-11-27 | 2000-06-16 | Mitsubishi Electric Corp | 同期型半導体記憶装置 |
| JP3001564B1 (ja) | 1999-01-26 | 2000-01-24 | 広島日本電気株式会社 | 半導体メモリテスト回路 |
| US6088254A (en) | 1999-02-12 | 2000-07-11 | Lucent Technologies Inc. | Uniform mesh clock distribution system |
| US6212591B1 (en) | 1999-04-02 | 2001-04-03 | Cradle Technologies | Configurable I/O circuitry defining virtual ports |
| JP3853537B2 (ja) * | 1999-04-30 | 2006-12-06 | 株式会社日立製作所 | 半導体メモリファイルシステム |
| JP2001044825A (ja) * | 1999-07-28 | 2001-02-16 | Matsushita Electric Ind Co Ltd | 半導体集積回路 |
| US7130958B2 (en) | 2003-12-02 | 2006-10-31 | Super Talent Electronics, Inc. | Serial interface to flash-memory chip using PCI-express-like packets and packed data for partial-page writes |
| JP3416083B2 (ja) * | 1999-08-31 | 2003-06-16 | 株式会社日立製作所 | 半導体装置 |
| US6393502B1 (en) | 1999-08-31 | 2002-05-21 | Advanced Micro Devices, Inc. | System and method for initiating a serial data transfer between two clock domains |
| US6945149B2 (en) | 2001-07-25 | 2005-09-20 | Sd3, Llc | Actuators for use in fast-acting safety systems |
| US7363422B2 (en) | 2000-01-05 | 2008-04-22 | Rambus Inc. | Configurable width buffered module |
| JP3848038B2 (ja) | 2000-01-12 | 2006-11-22 | 株式会社日立製作所 | 半導体集積回路 |
| JP4045064B2 (ja) | 2000-03-30 | 2008-02-13 | 富士通株式会社 | 半導体記憶装置 |
| US6535043B2 (en) | 2000-05-26 | 2003-03-18 | Lattice Semiconductor Corp | Clock signal selection system, method of generating a clock signal and programmable clock manager including same |
| JP2002007200A (ja) | 2000-06-16 | 2002-01-11 | Nec Corp | メモリ制御装置及び動作切替方法並びにインターフェース装置、半導体集積チップ、記録媒体 |
| KR20020049387A (ko) | 2000-12-19 | 2002-06-26 | 윤종용 | 고속 동작이 가능하고 순차적으로 2진 카운터 순서를 갖는카운터 회로 및 그 카운팅 방법 |
| US7120761B2 (en) * | 2000-12-20 | 2006-10-10 | Fujitsu Limited | Multi-port memory based on DRAM core |
| US6438060B1 (en) | 2001-02-12 | 2002-08-20 | Micron Technology, Inc. | Method of reducing standby current during power down mode |
| JP4458699B2 (ja) * | 2001-03-06 | 2010-04-28 | 株式会社東芝 | 半導体集積回路 |
| US6937680B2 (en) | 2001-04-24 | 2005-08-30 | Sun Microsystems, Inc. | Source synchronous receiver link initialization and input floating control by clock detection and DLL lock detection |
| KR100425446B1 (ko) * | 2001-04-27 | 2004-03-30 | 삼성전자주식회사 | 캘리브레이션 될 소정의 클럭신호를 선택하는클럭선택회로를 구비하는 반도체 메모리 장치의 입력회로및 소정의 클럭신호를 선택하는 방법 |
| JP4513323B2 (ja) * | 2001-05-30 | 2010-07-28 | 株式会社日立製作所 | 半導体装置 |
| JP2003016800A (ja) * | 2001-07-03 | 2003-01-17 | Mitsubishi Electric Corp | 半導体装置 |
| US6687184B2 (en) * | 2001-08-28 | 2004-02-03 | Micron Technology, Inc. | Memory device having selectable clock input and method for operating same |
| JP4846144B2 (ja) * | 2001-09-14 | 2011-12-28 | ルネサスエレクトロニクス株式会社 | 同期型半導体記憶装置 |
| US6605969B2 (en) | 2001-10-09 | 2003-08-12 | Micron Technology, Inc. | Method and circuit for adjusting the timing of ouput data based on an operational mode of output drivers |
| US6788606B2 (en) | 2001-10-31 | 2004-09-07 | Infineon Technologies Ag | Method and apparatus for refreshing memory cells |
| KR100466980B1 (ko) | 2002-01-15 | 2005-01-24 | 삼성전자주식회사 | 낸드 플래시 메모리 장치 |
| US7139308B2 (en) | 2002-04-05 | 2006-11-21 | Sun Microsystems, Inc. | Source synchronous bus repeater |
| KR20050027118A (ko) * | 2002-07-22 | 2005-03-17 | 가부시끼가이샤 르네사스 테크놀로지 | 반도체 집적회로 장치 데이터 처리 시스템 및 메모리시스템 |
| JP2004103061A (ja) | 2002-09-05 | 2004-04-02 | Renesas Technology Corp | 半導体記憶装置 |
| US7308524B2 (en) * | 2003-01-13 | 2007-12-11 | Silicon Pipe, Inc | Memory chain |
| JP2004287691A (ja) * | 2003-03-20 | 2004-10-14 | Renesas Technology Corp | 半導体集積回路 |
| JP2005025896A (ja) | 2003-07-04 | 2005-01-27 | Sony Corp | 半導体記憶装置、および半導体記憶装置の読み出し方法 |
| US7031221B2 (en) | 2003-12-30 | 2006-04-18 | Intel Corporation | Fixed phase clock and strobe signals in daisy chained chips |
| US7475174B2 (en) | 2004-03-17 | 2009-01-06 | Super Talent Electronics, Inc. | Flash / phase-change memory in multi-ring topology using serial-link packet interface |
| FR2871281B1 (fr) * | 2004-04-01 | 2008-06-13 | Atmel Corp | Procede et dispositif d'alimentation de puissance duale pour une memoire non-volatile embarquee |
| US7236109B1 (en) * | 2004-05-25 | 2007-06-26 | Cirrus Logic, Inc. | Systems and methods for clock mode determination utilizing operating conditions measurement |
| US7558900B2 (en) * | 2004-09-27 | 2009-07-07 | Winbound Electronics Corporation | Serial flash semiconductor memory |
| JP2006104725A (ja) | 2004-10-04 | 2006-04-20 | Taikyoku:Kk | ランマのハンドル用防振構造 |
| JP2006103762A (ja) | 2004-10-06 | 2006-04-20 | Toho Sheet & Frame Co Ltd | スキッド型パレット |
| US7170819B2 (en) * | 2005-05-04 | 2007-01-30 | Infineon Technologies Ag | Integrated semiconductor memory device for synchronizing a signal with a clock signal |
| KR100663362B1 (ko) | 2005-05-24 | 2007-01-02 | 삼성전자주식회사 | 반도체 메모리 장치 및 이 장치의 데이터 라이트 및 리드방법 |
| US7397717B2 (en) * | 2005-05-26 | 2008-07-08 | Macronix International Co., Ltd. | Serial peripheral interface memory device with an accelerated parallel mode |
| US20070076502A1 (en) | 2005-09-30 | 2007-04-05 | Pyeon Hong B | Daisy chain cascading devices |
| US7652922B2 (en) | 2005-09-30 | 2010-01-26 | Mosaid Technologies Incorporated | Multiple independent serial link memory |
| US7334061B2 (en) * | 2005-12-20 | 2008-02-19 | Fujitsu Limited | Burst-capable interface buses for device-to-device communications |
| KR100719377B1 (ko) * | 2006-01-19 | 2007-05-17 | 삼성전자주식회사 | 데이터 패턴을 읽는 반도체 메모리 장치 |
| US8335868B2 (en) | 2006-03-28 | 2012-12-18 | Mosaid Technologies Incorporated | Apparatus and method for establishing device identifiers for serially interconnected devices |
| US8069328B2 (en) | 2006-03-28 | 2011-11-29 | Mosaid Technologies Incorporated | Daisy chain cascade configuration recognition technique |
| US8364861B2 (en) | 2006-03-28 | 2013-01-29 | Mosaid Technologies Incorporated | Asynchronous ID generation |
| KR100838375B1 (ko) | 2006-04-28 | 2008-06-13 | 주식회사 하이닉스반도체 | 반도체 메모리 장치 |
| US7661010B2 (en) * | 2006-05-31 | 2010-02-09 | Mosaid Technologies Incorporated | Apparatus and method for interfacing to a memory |
| JP4267002B2 (ja) | 2006-06-08 | 2009-05-27 | エルピーダメモリ株式会社 | コントローラ及びメモリを備えるシステム |
| US8407395B2 (en) | 2006-08-22 | 2013-03-26 | Mosaid Technologies Incorporated | Scalable memory system |
| US7693002B2 (en) | 2006-10-10 | 2010-04-06 | Qualcomm Incorporated | Dynamic word line drivers and decoders for memory arrays |
| US8271758B2 (en) | 2006-12-06 | 2012-09-18 | Mosaid Technologies Incorporated | Apparatus and method for producing IDS for interconnected devices of mixed type |
| US7853727B2 (en) | 2006-12-06 | 2010-12-14 | Mosaid Technologies Incorporated | Apparatus and method for producing identifiers regardless of mixed device type in a serial interconnection |
| US8433874B2 (en) | 2006-12-06 | 2013-04-30 | Mosaid Technologies Incorporated | Address assignment and type recognition of serially interconnected memory devices of mixed type |
| US8331361B2 (en) | 2006-12-06 | 2012-12-11 | Mosaid Technologies Incorporated | Apparatus and method for producing device identifiers for serially interconnected devices of mixed type |
| US7613049B2 (en) * | 2007-01-08 | 2009-11-03 | Macronix International Co., Ltd | Method and system for a serial peripheral interface |
| CN101617371B (zh) | 2007-02-16 | 2014-03-26 | 莫塞德技术公司 | 具有多个外部电源的非易失性半导体存储器 |
| JP2009007395A (ja) | 2007-06-26 | 2009-01-15 | Crk Kk | ゴム組成物、その成形体、並びにこれを用いたワイパーブレード |
| JP5050744B2 (ja) | 2007-09-10 | 2012-10-17 | パナソニック株式会社 | 貯湯タンクおよびそれを用いたヒートポンプ給湯機 |
| JP2009091047A (ja) | 2007-10-03 | 2009-04-30 | Toyota Industries Corp | 燃料電池ユニットの支持構造 |
| US7660186B2 (en) | 2007-10-17 | 2010-02-09 | Arm Limited | Memory clock generator having multiple clock modes |
| JP4659861B2 (ja) | 2008-07-09 | 2011-03-30 | シャープ株式会社 | 扁平型二次電池およびその製造方法 |
| JP5458764B2 (ja) | 2008-09-29 | 2014-04-02 | 日産自動車株式会社 | 情報提示装置 |
| KR100974222B1 (ko) | 2008-11-13 | 2010-08-06 | 주식회사 하이닉스반도체 | 반도체 메모리 장치 |
| JP5180936B2 (ja) | 2009-09-19 | 2013-04-10 | 富士フイルム株式会社 | 色選択方法、画像処理方法、画像処理装置及びプログラム |
-
2008
- 2008-02-12 CN CN200880005233.3A patent/CN101617371B/zh active Active
- 2008-02-15 JP JP2009549751A patent/JP5579448B2/ja not_active Expired - Fee Related
- 2008-02-15 EP EP12163402.6A patent/EP2475100B1/de active Active
- 2008-02-15 AT AT08714615T patent/ATE553539T1/de active
- 2008-02-15 EP EP19202183.0A patent/EP3614386B1/de active Active
- 2008-02-15 KR KR1020097019278A patent/KR101306380B1/ko active Active
- 2008-02-15 WO PCT/CA2008/000292 patent/WO2008098367A1/en not_active Ceased
- 2008-02-15 EP EP08714615A patent/EP2127081B1/de active Active
- 2008-02-15 US US12/032,249 patent/US7885140B2/en active Active
- 2008-02-18 TW TW097105559A patent/TWI484485B/zh active
-
2011
- 2011-01-13 US US13/006,005 patent/US8432767B2/en active Active
-
2013
- 2013-04-26 US US13/871,487 patent/US8644108B2/en active Active
- 2013-10-24 JP JP2013220806A patent/JP6145023B2/ja active Active
-
2014
- 2014-01-17 US US14/158,215 patent/US8854915B2/en active Active
- 2014-09-19 US US14/491,440 patent/US9042199B2/en active Active
-
2015
- 2015-05-15 JP JP2015099688A patent/JP5960322B2/ja not_active Expired - Fee Related
- 2015-05-22 US US14/720,317 patent/US9384847B2/en active Active
-
2016
- 2016-06-15 US US15/183,162 patent/US9552889B2/en active Active
- 2016-12-14 US US15/378,650 patent/US9740407B2/en active Active
-
2017
- 2017-07-20 US US15/655,336 patent/US9971518B2/en active Active
-
2018
- 2018-04-19 US US15/957,120 patent/US10140028B2/en active Active
- 2018-11-08 US US16/184,607 patent/US10489057B2/en active Active
-
2019
- 2019-10-16 US US16/654,477 patent/US10866739B2/en active Active
-
2020
- 2020-11-17 US US16/950,204 patent/US11347396B2/en active Active
-
2022
- 2022-04-28 US US17/731,408 patent/US11669248B2/en active Active
-
2023
- 2023-04-19 US US18/303,127 patent/US11880569B2/en active Active
- 2023-12-01 US US18/526,433 patent/US12321600B2/en active Active
-
2025
- 2025-05-06 US US19/199,522 patent/US20260050379A1/en active Pending
Also Published As
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| ATE553539T1 (de) | Taktmodusbestimmung in einem speichersystem | |
| ES2527321T3 (es) | Método y dispositivo para la activación de usuarios de un sistema de bus y un usuario correspondiente | |
| US8179161B1 (en) | Programmable input/output circuit | |
| ATE501439T1 (de) | Testzugangsportschalter | |
| WO2009055103A3 (en) | Low-power source-synchronous signaling | |
| WO2015077234A3 (en) | Battery fuel gauges using fet segment control to increase low current measurement accuracy | |
| SG10201806103WA (en) | Memory device for efficiently determining whether to perform re-training operation and memory system including the same | |
| TW201129811A (en) | System and method for measuring capacitance | |
| WO2012087595A3 (en) | Reconfigurable sensing platform for software-defined instrumentation | |
| TW200615944A (en) | Memory hub tester interface and method for use thereof | |
| DE602007014226D1 (de) | Verfahren und vorrichtung für konditionales broadcast von barrierenoperationen | |
| TW200612436A (en) | Memory cell test circuit for use in semiconductor memory device and its method | |
| EP1873959A3 (de) | Taktsynchronisationsschaltung und damit ausgestattetes Halbleiterbauelement | |
| NO20083721L (no) | High speed redundant data processing system | |
| WO2009028034A1 (ja) | 電子デバイスおよび診断装置 | |
| TW200513073A (en) | Interface circuit, data processing circuit, data processing system, integrated circuit, and method of outputting clock signals from the interface circuit | |
| GB201211424D0 (en) | Data transfer between clock domains | |
| MX2016006958A (es) | Metodo para multiplexar mediciones de puente de wheatstone. | |
| TW200631025A (en) | Method and system for timing measurement of embedded macro module | |
| KR101752580B1 (ko) | 메모리 디바이스에 대한 전력 관리 | |
| RU2008122106A (ru) | Система сопряжения устройств для имитозащиты контролируемых объектов | |
| CN203324984U (zh) | 总线型模块化的嵌入式系统实验装置 | |
| JP2014146329A (ja) | 電子装置 | |
| TW200744322A (en) | Phase-frequency detector capable of reducing dead-zone range | |
| RU2538342C1 (ru) | Многоканальный счетчик импульсов |