CA2015404A1 - Commutateur d'interconnexion a debit accru pour systeme de transmission de paquets - Google Patents

Commutateur d'interconnexion a debit accru pour systeme de transmission de paquets

Info

Publication number
CA2015404A1
CA2015404A1 CA2015404A CA2015404A CA2015404A1 CA 2015404 A1 CA2015404 A1 CA 2015404A1 CA 2015404 A CA2015404 A CA 2015404A CA 2015404 A CA2015404 A CA 2015404A CA 2015404 A1 CA2015404 A1 CA 2015404A1
Authority
CA
Canada
Prior art keywords
packet
output port
cross connect
connect switch
port
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
CA2015404A
Other languages
English (en)
Other versions
CA2015404C (fr
Inventor
Rajiv S. Dighe
Carl J. May, Jr.
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
AT&T Corp
Original Assignee
American Telephone and Telegraph Co Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by American Telephone and Telegraph Co Inc filed Critical American Telephone and Telegraph Co Inc
Publication of CA2015404A1 publication Critical patent/CA2015404A1/fr
Application granted granted Critical
Publication of CA2015404C publication Critical patent/CA2015404C/fr
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L12/00Data switching networks
    • H04L12/54Store-and-forward switching systems 
    • H04L12/56Packet switching systems

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Data Exchanges In Wide-Area Networks (AREA)
CA002015404A 1989-06-23 1990-04-25 Commutateur d'interconnexion a debit accru pour systeme de transmission de paquets Expired - Fee Related CA2015404C (fr)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US371,237 1989-06-23
US07/371,237 US5001706A (en) 1989-06-23 1989-06-23 Packet cross connect switch system including improved throughput

Publications (2)

Publication Number Publication Date
CA2015404A1 true CA2015404A1 (fr) 1990-12-23
CA2015404C CA2015404C (fr) 1993-10-12

Family

ID=23463104

Family Applications (1)

Application Number Title Priority Date Filing Date
CA002015404A Expired - Fee Related CA2015404C (fr) 1989-06-23 1990-04-25 Commutateur d'interconnexion a debit accru pour systeme de transmission de paquets

Country Status (4)

Country Link
US (1) US5001706A (fr)
EP (1) EP0404445A2 (fr)
JP (1) JPH03131144A (fr)
CA (1) CA2015404C (fr)

Families Citing this family (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5367636A (en) * 1990-09-24 1994-11-22 Ncube Corporation Hypercube processor network in which the processor indentification numbers of two processors connected to each other through port number n, vary only in the nth bit
US5130984A (en) * 1990-12-18 1992-07-14 Bell Communications Research, Inc. Large fault tolerant packet switch particularly suited for asynchronous transfer mode (ATM) communication
US5825773A (en) * 1991-03-20 1998-10-20 Hitachi, Ltd. Switching system for transferring broadcast packet held in broadcast buffer received from input port to output ports according to the state of each output port
US5291479A (en) * 1991-07-16 1994-03-01 Digital Technics, Inc. Modular user programmable telecommunications system with distributed processing
JP3679813B2 (ja) * 1991-07-22 2005-08-03 株式会社日立製作所 並列計算機
GB9324040D0 (en) * 1993-11-23 1994-01-12 Int Computers Ltd Data switching apparatus
FR2741763B1 (fr) * 1995-11-23 1998-01-23 Jean Louis Simon Systeme de regulation de trains d'information pour commutateur paquet
US5757799A (en) * 1996-01-16 1998-05-26 The Boeing Company High speed packet switch
US5790545A (en) 1996-03-14 1998-08-04 Motorola Inc. Efficient output-request packet switch and method
US5742597A (en) * 1996-03-14 1998-04-21 Motorola, Inc. Method and device for multipoint switching and arbitration in output-request packet switch
US5864608A (en) * 1996-06-26 1999-01-26 Mci Communications Corporation System and method for formatting performance data in a telecommunications system
US6233246B1 (en) * 1996-12-30 2001-05-15 Compaq Computer Corporation Network switch with statistics read accesses
JPH11122684A (ja) * 1997-10-09 1999-04-30 Nec Corp 外部メモリ付加型インサートドロッパ付き時分割スイッチとそのスイッチング方法
US6026444A (en) * 1998-06-24 2000-02-15 Siemens Pyramid Information Systems, Inc. TORUS routing element error handling and self-clearing with link lockup prevention
US7330481B2 (en) * 2001-08-31 2008-02-12 Ciena Corporation Highly channelized port polling in a telecommunications switch
US7561590B1 (en) 2003-05-05 2009-07-14 Marvell International Ltd. Network switch having virtual input queues for flow control

Family Cites Families (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4482996A (en) * 1982-09-02 1984-11-13 Burroughs Corporation Five port module as a node in an asynchronous speed independent network of concurrent processors
GB8304950D0 (en) * 1983-02-22 1983-03-23 Int Computers Ltd Data communication systems
US4550397A (en) * 1983-12-16 1985-10-29 At&T Bell Laboratories Alternate paths in a self-routing packet switching network
US4764920A (en) * 1984-04-04 1988-08-16 Nec Corporation Packet transmission system
US4704606A (en) * 1984-11-13 1987-11-03 American Telephone And Telegraph Company And At&T Information Systems Inc. Variable length packet switching system
US4644533A (en) * 1985-05-06 1987-02-17 American Telephone & Telegraph Company Packet switch trunk circuit queueing arrangement
US4679189A (en) * 1985-11-27 1987-07-07 American Telephone And Telegraph Company Alternate routing arrangement
US4712214A (en) * 1986-01-10 1987-12-08 International Business Machines Corporation Protocol for handling transmission errors over asynchronous communication lines
US4698802A (en) * 1986-03-07 1987-10-06 American Telephone And Telegraph Company And At&T Information Systems Inc. Combined circuit and packet switching system
US4679190A (en) * 1986-04-28 1987-07-07 International Business Machines Corporation Distributed voice-data switching on multi-stage interconnection networks
US4754451A (en) * 1986-08-06 1988-06-28 American Telephone And Telegraph Company, At&T Bell Laboratories N-by-N "knockout" switch for a high-performance packet switching system with variable length packets

Also Published As

Publication number Publication date
EP0404445A2 (fr) 1990-12-27
US5001706A (en) 1991-03-19
JPH03131144A (ja) 1991-06-04
CA2015404C (fr) 1993-10-12

Similar Documents

Publication Publication Date Title
CA2015404A1 (fr) Commutateur d'interconnexion a debit accru pour systeme de transmission de paquets
JP3602184B2 (ja) Atmスイッチ装置の回線接続装置のための回路装置
CA2124424C (fr) Interfaces de connexion rapide utilisant des identificateurs de canaux virtuels pre-assignes
US5991297A (en) Independently sizable memory pages for a plurality of connection ID types in a network switch
EP0184826B1 (fr) Processeur de commande utilisé comme contrôleur d'un commutateur et méthode pour l'opération de celui-ci
WO1999000819A3 (fr) Procede et appareil, dans un commutateur d'acheminement par paquets, permettant de regler l'acces a une memoire partagee a differentes vitesses de transmission de donnees
EP1045558B1 (fr) Système de commutation à division temporelle (TDM) avec une structure de mémoire large
RU93050065A (ru) Пакетный коммутатор, память портов, архитектура для коммутации пакетов
EP0843261A3 (fr) Système de mémoire avec des canaux virtuels
US6732227B1 (en) Network translation circuit and method using a segmentable content addressable memory
KR880700566A (ko) 패킷 스위치식 다중포오트 메모리 n×m스위치 노오드 및 처리방법
CA2058816A1 (fr) Commutateur de memoire pour l'acheminement des signaux de donnees
EP0858192A3 (fr) Dispositif de conmutation ATM
US5260937A (en) Power conserving technique for a communications terminal time slot interchanger
US5191582A (en) Method and apparatus for the high speed modification of a packet address field of a transmitted packet in a frame relay system
US4962499A (en) Switching system for switching packet oriented data as well as circuit oriented data
EP0220535A3 (fr) Système de mémoire à accès aléatoire
US7251249B2 (en) Integrated high speed switch router using a multiport architecture
US5526490A (en) Data transfer control unit using a control circuit to achieve high speed data transfer
CA2152637A1 (fr) Reseau de transmission de paquets consecutifs entre un processeur et une memoire avec un temps de blocage reduit
KR890015108A (ko) 데이타 전송 제어 시스템
US5373505A (en) Switching network for digital switching systems composed of switching matrices connected parallel at the input side
US6671274B1 (en) Link list operable to increase memory bandwidth in a transmission system
US5459726A (en) Device for the initiation of multiplex timings in an asynchronous switching system
EP0680236A1 (fr) Dispositif pour convertir des valeurs d'entrée en des valeurs de sortie correspondantes

Legal Events

Date Code Title Description
EEER Examination request
MKLA Lapsed