ATE332531T1 - Geteilter rechner - Google Patents
Geteilter rechnerInfo
- Publication number
- ATE332531T1 ATE332531T1 AT99957481T AT99957481T ATE332531T1 AT E332531 T1 ATE332531 T1 AT E332531T1 AT 99957481 T AT99957481 T AT 99957481T AT 99957481 T AT99957481 T AT 99957481T AT E332531 T1 ATE332531 T1 AT E332531T1
- Authority
- AT
- Austria
- Prior art keywords
- input
- module
- output
- interface
- external
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/38—Information transfer, e.g. on bus
- G06F13/40—Bus structure
- G06F13/4004—Coupling between buses
- G06F13/4027—Coupling between buses using bus bridges
- G06F13/4045—Coupling between buses using bus bridges where the bus bridge performs an extender function
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L67/00—Network arrangements or protocols for supporting network services or applications
- H04L67/01—Protocols
- H04L67/10—Protocols in which an application is distributed across nodes in the network
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L69/00—Network arrangements, protocols or services independent of the application payload and not provided for in the other groups of this subclass
- H04L69/30—Definitions, standards or architectural aspects of layered protocol stacks
- H04L69/32—Architecture of open systems interconnection [OSI] 7-layer type protocol stacks, e.g. the interfaces between the data link level and the physical level
- H04L69/322—Intralayer communication protocols among peer entities or protocol data unit [PDU] definitions
- H04L69/324—Intralayer communication protocols among peer entities or protocol data unit [PDU] definitions in the data link layer [OSI layer 2], e.g. HDLC
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L69/00—Network arrangements, protocols or services independent of the application payload and not provided for in the other groups of this subclass
- H04L69/30—Definitions, standards or architectural aspects of layered protocol stacks
- H04L69/32—Architecture of open systems interconnection [OSI] 7-layer type protocol stacks, e.g. the interfaces between the data link level and the physical level
- H04L69/322—Intralayer communication protocols among peer entities or protocol data unit [PDU] definitions
- H04L69/329—Intralayer communication protocols among peer entities or protocol data unit [PDU] definitions in the application layer [OSI layer 7]
Landscapes
- Engineering & Computer Science (AREA)
- General Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Signal Processing (AREA)
- Computer Networks & Wireless Communication (AREA)
- Saccharide Compounds (AREA)
- Bus Control (AREA)
- Small-Scale Networks (AREA)
- Pharmaceuticals Containing Other Organic And Inorganic Compounds (AREA)
- Computer And Data Communications (AREA)
- Debugging And Monitoring (AREA)
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US10625598P | 1998-10-30 | 1998-10-30 |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| ATE332531T1 true ATE332531T1 (de) | 2006-07-15 |
Family
ID=22310393
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| AT99957481T ATE332531T1 (de) | 1998-10-30 | 1999-10-29 | Geteilter rechner |
Country Status (7)
| Country | Link |
|---|---|
| EP (2) | EP1125210B1 (de) |
| AT (1) | ATE332531T1 (de) |
| AU (2) | AU1708800A (de) |
| DE (1) | DE69932252T2 (de) |
| ES (1) | ES2267303T3 (de) |
| HK (2) | HK1041530B (de) |
| WO (2) | WO2000026797A1 (de) |
Families Citing this family (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20030036895A1 (en) * | 2000-07-20 | 2003-02-20 | John Appleby-Alis | System, method and article of manufacture for software-designed internet reconfigurable hardware |
| WO2002008886A2 (en) * | 2000-07-20 | 2002-01-31 | Celoxica Limited | System, method and article of manufacture for controlling the use of resources |
| CN102929756A (zh) * | 2012-10-28 | 2013-02-13 | 中国电子科技集团公司第十研究所 | 通用型高速并、串行总线开发验证平台 |
Family Cites Families (14)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4384327A (en) * | 1978-10-31 | 1983-05-17 | Honeywell Information Systems Inc. | Intersystem cycle control logic |
| ZA883232B (en) * | 1987-05-06 | 1989-07-26 | Dowd Research Pty Ltd O | Packet switches,switching methods,protocols and networks |
| US4959833A (en) * | 1989-03-08 | 1990-09-25 | Ics Electronics Corporation | Data transmission method and bus extender |
| JPH034351A (ja) * | 1989-04-26 | 1991-01-10 | Dubner Computer Syst Inc | システム・バス・データ・リンク装置 |
| US5430848A (en) * | 1992-08-14 | 1995-07-04 | Loral Fairchild Corporation | Distributed arbitration with programmable priorities |
| US5812534A (en) * | 1993-01-08 | 1998-09-22 | Multi-Tech Systems, Inc. | Voice over data conferencing for a computer-based personal communications system |
| US5664223A (en) * | 1994-04-05 | 1997-09-02 | International Business Machines Corporation | System for independently transferring data using two independently controlled DMA engines coupled between a FIFO buffer and two separate buses respectively |
| US5659707A (en) * | 1994-10-07 | 1997-08-19 | Industrial Technology Research Institute | Transfer labeling mechanism for multiple outstanding read requests on a split transaction bus |
| US5799207A (en) * | 1995-03-28 | 1998-08-25 | Industrial Technology Research Institute | Non-blocking peripheral access architecture having a register configure to indicate a path selection for data transfer between a master, memory, and an I/O device |
| US5586121A (en) * | 1995-04-21 | 1996-12-17 | Hybrid Networks, Inc. | Asymmetric hybrid access system and method |
| DE69634358T2 (de) * | 1995-06-07 | 2005-12-29 | Samsung Electronics Co., Ltd., Suwon | Verzögerungsverringerung in der übertragung von gepufferten daten zwischenzwei gegenseitig asynchronen bussen |
| US5781747A (en) * | 1995-11-14 | 1998-07-14 | Mesa Ridge Technologies, Inc. | Method and apparatus for extending the signal path of a peripheral component interconnect bus to a remote location |
| US5764479A (en) * | 1996-09-23 | 1998-06-09 | International Business Machines Corporation | Split system personal computer having floppy disk drive moveable between accessible and inaccessible positions |
| EP0844567A1 (de) * | 1996-11-21 | 1998-05-27 | Hewlett-Packard Company | PCI-Busbrücke für Fernübertragung |
-
1999
- 1999-10-29 DE DE69932252T patent/DE69932252T2/de not_active Expired - Lifetime
- 1999-10-29 HK HK02101293.0A patent/HK1041530B/en not_active IP Right Cessation
- 1999-10-29 WO PCT/US1999/025291 patent/WO2000026797A1/en not_active Ceased
- 1999-10-29 AU AU17088/00A patent/AU1708800A/en not_active Abandoned
- 1999-10-29 EP EP99957481A patent/EP1125210B1/de not_active Expired - Lifetime
- 1999-10-29 WO PCT/US1999/025290 patent/WO2000026796A1/en not_active Ceased
- 1999-10-29 ES ES99957481T patent/ES2267303T3/es not_active Expired - Lifetime
- 1999-10-29 AU AU15178/00A patent/AU1517800A/en not_active Abandoned
- 1999-10-29 HK HK02102076.1A patent/HK1043409A1/zh unknown
- 1999-10-29 AT AT99957481T patent/ATE332531T1/de not_active IP Right Cessation
- 1999-10-29 EP EP99960160A patent/EP1133732A4/de not_active Ceased
Also Published As
| Publication number | Publication date |
|---|---|
| AU1708800A (en) | 2000-05-22 |
| WO2000026796A9 (en) | 2000-11-30 |
| WO2000026797A1 (en) | 2000-05-11 |
| EP1133732A1 (de) | 2001-09-19 |
| EP1125210A4 (de) | 2002-08-07 |
| ES2267303T3 (es) | 2007-03-01 |
| HK1043409A1 (zh) | 2002-09-13 |
| EP1133732A4 (de) | 2003-01-22 |
| HK1041530A1 (en) | 2002-07-12 |
| EP1125210B1 (de) | 2006-07-05 |
| AU1517800A (en) | 2000-05-22 |
| HK1041530B (en) | 2007-01-19 |
| EP1125210A1 (de) | 2001-08-22 |
| WO2000026796A1 (en) | 2000-05-11 |
| DE69932252D1 (de) | 2006-08-17 |
| WO2000026797A9 (en) | 2000-10-19 |
| DE69932252T2 (de) | 2007-06-06 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| DE69020569D1 (de) | Modulares ein-/ausgabesystem für superrechner. | |
| AU2002217916A1 (en) | Computer peripheral device that remains operable when central processor operations are suspended | |
| EP1030241A4 (de) | Display | |
| TW200634620A (en) | Mechanism to determine trust of out-of-band management agents | |
| NO20025921D0 (no) | Fordelermodul for bruk i telekommunikasjons- og datasystemteknologi | |
| ATE237835T1 (de) | Leistungssteuerung in einem computersystem | |
| ATE468562T1 (de) | Virtualisierung von e/a-adapterressourcen | |
| AU1391199A (en) | Force feedback system including multi-tasking graphical host environment and interface device | |
| DE69322271D1 (de) | Modular tragbarer rechner | |
| CA2448223A1 (en) | System and method for web server with a reconfigurable processor operating under single operation system image | |
| AU2003222411A8 (en) | Access to a wide memory | |
| MY145729A (en) | Computing system capable of reducing power consumption by distributing execution of instruction across multiple processors and method therefore | |
| SE9603962D0 (sv) | Device and method for communication | |
| ATE332531T1 (de) | Geteilter rechner | |
| MY114652A (en) | Personal computer with local bus arbitration. | |
| KR100256660B1 (ko) | 개인용컴퓨터의키보드를이용한휴대형정보단말기의키입력방법 | |
| SE9801674D0 (sv) | Application specific integrated circuit and transceiver circuit | |
| DE69729664D1 (de) | System zur Versorgung von Rechnerperipheriegeräten | |
| WO2003062985A8 (en) | On line presentation software using website development tools | |
| ATA3422000A (de) | Rechnerknotenarchitektur mit dediziertem middleware computer | |
| SE9900887L (sv) | Krypteringsanordning | |
| ATE479950T1 (de) | Interprozesskommunikation in einem verteilten verarbeitungssystem | |
| Strevell et al. | Data type transformation in heterogeneous shared memory multiprocessors | |
| HILLERS et al. | Extension of a microcomputer system for additional input/output lines | |
| RU94026874A (ru) | Устройство для сопряжения вычислительной системы с внешним объектом |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| RER | Ceased as to paragraph 5 lit. 3 law introducing patent treaties |