JPH036741U - - Google Patents

Info

Publication number
JPH036741U
JPH036741U JP6721189U JP6721189U JPH036741U JP H036741 U JPH036741 U JP H036741U JP 6721189 U JP6721189 U JP 6721189U JP 6721189 U JP6721189 U JP 6721189U JP H036741 U JPH036741 U JP H036741U
Authority
JP
Japan
Prior art keywords
bus
counting
arbitration circuit
counting means
master
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP6721189U
Other languages
English (en)
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed filed Critical
Priority to JP6721189U priority Critical patent/JPH036741U/ja
Publication of JPH036741U publication Critical patent/JPH036741U/ja
Pending legal-status Critical Current

Links

Landscapes

  • Bus Control (AREA)

Description

【図面の簡単な説明】
第1図は本考案一実施例の要部構成図、第2図
は本考案の一実施例を示す概略構成図である。 1,2,3,4……バスマスタ、5,6,7…
…バススレーブ、8……バス、9……優先順位制
御部、10……バスアービタ部、11,14,1
5,16……ブロツク1,2,3,4、12……
カウンタ、13……優先順位生成ロジツク、17
,18,19,20……ラツチ回路。

Claims (1)

  1. 【実用新案登録請求の範囲】 (1) 同一のバスに接続された複数のバスマスタ
    のバス使用権を調停するバス調停回路において、 各バスマスタからのバス使用の要求の回数を計
    数する計数手段と、該計数手段の計数結果に応じ
    て各バスマスタのバス使用の優先順位を決定する
    優先順位制御手段とを備えることを特徴とするバ
    ス調停回路。 (2) 前記計数手段の計数値を所定時間毎に初期
    値に戻すタイマ手段を備えることを特徴とする請
    求項1記載のバス調停回路。
JP6721189U 1989-06-08 1989-06-08 Pending JPH036741U (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP6721189U JPH036741U (ja) 1989-06-08 1989-06-08

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP6721189U JPH036741U (ja) 1989-06-08 1989-06-08

Publications (1)

Publication Number Publication Date
JPH036741U true JPH036741U (ja) 1991-01-23

Family

ID=31600586

Family Applications (1)

Application Number Title Priority Date Filing Date
JP6721189U Pending JPH036741U (ja) 1989-06-08 1989-06-08

Country Status (1)

Country Link
JP (1) JPH036741U (ja)

Similar Documents

Publication Publication Date Title
US5923859A (en) Dual arbiters for arbitrating access to a first and second bus in a computer system having bus masters on each bus
US5388228A (en) Computer system having dynamically programmable linear/fairness priority arbitration scheme
US4730268A (en) Distributed bus arbitration for a multiprocessor system
DE69634182T2 (de) Direktspeicherzugriffssteuerung mit programmierbarer Zeitsteuerung
DE69628609T2 (de) Distribuiertes Pipeline-Busarbitrierungssystem
US4901234A (en) Computer system having programmable DMA control
EP0665501A1 (en) Bus master arbitration circuitry with retry mechanism
US5649209A (en) Bus coupling information processing system for multiple access to system bus
CA2051177A1 (en) Bus master with antilockup and no idle bus cycles
JPH036741U (ja)
JPH1125036A5 (ja)
JPH01178646U (ja)
JPH03116449U (ja)
JPH033054U (ja)
JPS6418354U (ja)
JP2742135B2 (ja) バス調停装置
JPS6267653A (ja) バス制御方式
JP2538680B2 (ja) Crt制御回路
JPH02130045U (ja)
JP2714163B2 (ja) バス制御方式
JPH0991247A (ja) バス調停装置
JPH0535664A (ja) マルチプロセツサシステム
JPH0321138U (ja)
JPH04104348A (ja) バス制御方式
GB2202975A (en) Computer system with direct memory access channel arbitration