JPS5918657A - 集積回路用基板の製造方法 - Google Patents

集積回路用基板の製造方法

Info

Publication number
JPS5918657A
JPS5918657A JP57127227A JP12722782A JPS5918657A JP S5918657 A JPS5918657 A JP S5918657A JP 57127227 A JP57127227 A JP 57127227A JP 12722782 A JP12722782 A JP 12722782A JP S5918657 A JPS5918657 A JP S5918657A
Authority
JP
Japan
Prior art keywords
substrate
silicon
nitride film
single crystal
porous
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
JP57127227A
Other languages
English (en)
Japanese (ja)
Other versions
JPS6249733B2 (sr
Inventor
Akinobu Satou
佐藤 倬暢
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
JIDO KEISOKU GIJUTSU KENKIYUUKUMIAI
Original Assignee
JIDO KEISOKU GIJUTSU KENKIYUUKUMIAI
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by JIDO KEISOKU GIJUTSU KENKIYUUKUMIAI filed Critical JIDO KEISOKU GIJUTSU KENKIYUUKUMIAI
Priority to JP57127227A priority Critical patent/JPS5918657A/ja
Publication of JPS5918657A publication Critical patent/JPS5918657A/ja
Publication of JPS6249733B2 publication Critical patent/JPS6249733B2/ja
Granted legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10PGENERIC PROCESSES OR APPARATUS FOR THE MANUFACTURE OR TREATMENT OF DEVICES COVERED BY CLASS H10
    • H10P90/00Preparation of wafers not covered by a single main group of this subclass, e.g. wafer reinforcement
    • H10P90/19Preparing inhomogeneous wafers
    • H10P90/1904Preparing vertically inhomogeneous wafers
    • H10P90/1906Preparing SOI wafers
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10WGENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
    • H10W10/00Isolation regions in semiconductor bodies between components of integrated devices
    • H10W10/01Manufacture or treatment
    • H10W10/061Manufacture or treatment using SOI processes together with lateral isolation, e.g. combinations of SOI and shallow trench isolations
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10WGENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
    • H10W10/00Isolation regions in semiconductor bodies between components of integrated devices
    • H10W10/10Isolation regions comprising dielectric materials
    • H10W10/181Semiconductor-on-insulator [SOI] isolation regions, e.g. buried oxide regions of SOI wafers
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10WGENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
    • H10W10/00Isolation regions in semiconductor bodies between components of integrated devices
    • H10W10/01Manufacture or treatment
    • H10W10/011Manufacture or treatment of isolation regions comprising dielectric materials
    • H10W10/012Manufacture or treatment of isolation regions comprising dielectric materials using local oxidation of silicon [LOCOS]
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10WGENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
    • H10W10/00Isolation regions in semiconductor bodies between components of integrated devices
    • H10W10/10Isolation regions comprising dielectric materials
    • H10W10/13Isolation regions comprising dielectric materials formed using local oxidation of silicon [LOCOS], e.g. sealed interface localised oxidation [SILO] or side-wall mask isolation [SWAMI]

Landscapes

  • Element Separation (AREA)
  • Local Oxidation Of Silicon (AREA)
JP57127227A 1982-07-21 1982-07-21 集積回路用基板の製造方法 Granted JPS5918657A (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP57127227A JPS5918657A (ja) 1982-07-21 1982-07-21 集積回路用基板の製造方法

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP57127227A JPS5918657A (ja) 1982-07-21 1982-07-21 集積回路用基板の製造方法

Publications (2)

Publication Number Publication Date
JPS5918657A true JPS5918657A (ja) 1984-01-31
JPS6249733B2 JPS6249733B2 (sr) 1987-10-21

Family

ID=14954873

Family Applications (1)

Application Number Title Priority Date Filing Date
JP57127227A Granted JPS5918657A (ja) 1982-07-21 1982-07-21 集積回路用基板の製造方法

Country Status (1)

Country Link
JP (1) JPS5918657A (sr)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5439843A (en) * 1992-01-31 1995-08-08 Canon Kabushiki Kaisha Method for preparing a semiconductor substrate using porous silicon

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5439843A (en) * 1992-01-31 1995-08-08 Canon Kabushiki Kaisha Method for preparing a semiconductor substrate using porous silicon

Also Published As

Publication number Publication date
JPS6249733B2 (sr) 1987-10-21

Similar Documents

Publication Publication Date Title
JPH07118505B2 (ja) 誘電体分離基板の製造方法
US3974006A (en) Method of obtaining high temperature resistant assemblies comprising isolated silicon islands bonded to a substrate
JPS5918657A (ja) 集積回路用基板の製造方法
US4411060A (en) Method of manufacturing dielectrically-isolated single-crystal semiconductor substrates
JPS6152572B2 (sr)
JPH03229443A (ja) 半導体装置
JP3099446B2 (ja) 誘電体分離領域を有する半導体基板
JPS5918656A (ja) 集積回路用基板の製造方法
JPS6244415B2 (sr)
JPH05275666A (ja) Soi構造体の製造方法
JPS6244411B2 (sr)
JPS6244412B2 (sr)
JPS62229855A (ja) 半導体装置の製造方法
JPS6244413B2 (sr)
JPS5939044A (ja) 絶縁分離集積回路用基板の製造方法
JPH0430449A (ja) 半導体集積装置の製造方法
JPS62124753A (ja) 絶縁層分離基板の製法
JPH0212854A (ja) 誘電体分離型半導体集積回路基板の製造方法
JPS6056291B2 (ja) 誘電体絶縁分離基板の製造法
JPS6153857B2 (sr)
JPS6298639A (ja) 誘電体分離基板の製造方法
JPH08222625A (ja) 誘電体分離基板の製造方法
JPS5963738A (ja) 誘電体分離基板の製造方法
JPS6231139A (ja) 絶縁分離溝の埋込方法
JPS6244416B2 (sr)