KR970077371A - 반도체 집적회로장치와 그 제조방법 - Google Patents
반도체 집적회로장치와 그 제조방법 Download PDFInfo
- Publication number
- KR970077371A KR970077371A KR1019970020685A KR19970020685A KR970077371A KR 970077371 A KR970077371 A KR 970077371A KR 1019970020685 A KR1019970020685 A KR 1019970020685A KR 19970020685 A KR19970020685 A KR 19970020685A KR 970077371 A KR970077371 A KR 970077371A
- Authority
- KR
- South Korea
- Prior art keywords
- insulating film
- integrated circuit
- circuit device
- semiconductor
- semiconductor integrated
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/01—Manufacture or treatment
- H10B12/09—Manufacture or treatment with simultaneous manufacture of the peripheral circuit region and memory cells
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/017—Manufacturing their source or drain regions, e.g. silicided source or drain regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/0186—Manufacturing their interconnections or electrodes, e.g. source or drain electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W20/00—Interconnections in chips, wafers or substrates
- H10W20/01—Manufacture or treatment
- H10W20/031—Manufacture or treatment of conductive parts of the interconnections
- H10W20/056—Manufacture or treatment of conductive parts of the interconnections by filling conductive material into holes, grooves or trenches
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W20/00—Interconnections in chips, wafers or substrates
- H10W20/01—Manufacture or treatment
- H10W20/031—Manufacture or treatment of conductive parts of the interconnections
- H10W20/064—Manufacture or treatment of conductive parts of the interconnections by modifying the conductivity of conductive parts, e.g. by alloying
- H10W20/066—Manufacture or treatment of conductive parts of the interconnections by modifying the conductivity of conductive parts, e.g. by alloying by forming silicides of refractory metals
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W20/00—Interconnections in chips, wafers or substrates
- H10W20/01—Manufacture or treatment
- H10W20/031—Manufacture or treatment of conductive parts of the interconnections
- H10W20/069—Manufacture or treatment of conductive parts of the interconnections by forming self-aligned vias or self-aligned contact plugs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/01—Manufacture or treatment
- H10B12/02—Manufacture or treatment for one transistor one-capacitor [1T-1C] memory cells
- H10B12/03—Making the capacitor or connections thereto
- H10B12/033—Making the capacitor or connections thereto the capacitor extending over the transistor
- H10B12/0335—Making a connection between the transistor and the capacitor, e.g. plug
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W20/00—Interconnections in chips, wafers or substrates
- H10W20/01—Manufacture or treatment
- H10W20/031—Manufacture or treatment of conductive parts of the interconnections
- H10W20/032—Manufacture or treatment of conductive parts of the interconnections of conductive barrier, adhesion or liner layers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W20/00—Interconnections in chips, wafers or substrates
- H10W20/01—Manufacture or treatment
- H10W20/031—Manufacture or treatment of conductive parts of the interconnections
- H10W20/032—Manufacture or treatment of conductive parts of the interconnections of conductive barrier, adhesion or liner layers
- H10W20/033—Manufacture or treatment of conductive parts of the interconnections of conductive barrier, adhesion or liner layers in openings in dielectrics
- H10W20/037—Manufacture or treatment of conductive parts of the interconnections of conductive barrier, adhesion or liner layers in openings in dielectrics the barrier, adhesion or liner layers being on top of a main fill metal
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Semiconductor Memories (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Electrodes Of Semiconductors (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Bipolar Transistors (AREA)
Abstract
Description
Claims (18)
- MISFET를 갖는 반도체 집적회로장치의 제조방법으로서, MISFET를 형성한 후의 공정에서 반도체기판상에 퇴적하는 모든 도전막을 500℃이하의 온도에서 퇴적하는 것을 특징으로 하는 반도체 집적회로장치의 제조방법.
- 제1항에 있어서, 상기 도전막은 금속 또는 금속화합물로 이루어지는 것을 특징으로 하는 반도체 집적회로장치의 제조방법.
- 제2항에 있어서, 상기 금속은 텅스텐, 알루미늄, 티탄 또는 구리이고, 상기 금속화합물은 티탄 나이트라이드인 것을 특징으로 하는 반도체 집적회로장치의 제조방법.
- MISFET를 갖는 반도체 집적회로장치의 제조방법으로서, MISFET를 형성한 후의 공정에서 반도체기판상에 퇴적하는 모든 절연막을 500℃이하의 온도에서 퇴적하는 것을 특징으로 하는 반도체 집적회로장치의 제조방법.
- 제4항에 있어서, 상기 절연막은 플라즈마 CVD법에 의해 퇴적한 산화실리콘막 또는 플라즈마 CVD법에 의해 퇴적한 질화실리콘막인 것을 특징으로 하는 반도체 집적회로장치의 제조방법.
- 제4항에 있어서, 상기 절연막의 표면을 화학적 기계연마법에 의해 평탄화하는 것을 특징으로 하는 반도체 집적회로장치의 제조방법.
- MISFET를 갖는 반도체 집적회로장치의 제조방법으로서, 반도체기판상에 소자분리영역을 형성한 후 상기 반도체기판상의 활성영역에 MISFET를 형성하는 제1공정 및 상기 MISFET의 상부에 절연막과 도전막을 퇴적해서 배선을 형성하는 제2공정을 갖고, 상기 제2공정에 있어서의 열처리온도의 상한을 상기 제1공정에 있어서의 열처리 온도의 상한보다 낮게 하는 것을 특징으로 하는 반도체 집적회로장치의 제조방법.
- 제7항에 있어서, 상기 제2공정에 있어서의 열처리온도를 공정을 거침에 따라 내리는 것을 특징으로 하는 반도체 집적회로장치의 제조방법.
- 제1항에 있어서, 상기 반도체 집적회로장치는 메모리셀 선택용 MISFET의 상부에 비트선을 배치하고, 상기 비트선의 상부에 정보축적용 용량소자를 배치한 메모리셀을 구비한 DRAM을 갖는 것을 특징으로 하는 반도체 집적회로장치의 제조방법.
- (a) 주면을 갖는 반도체기판, (b) 상기 반도체기판의 주면에 형성된 제1반도체영역, (c) 상기 반도체기판의 주면상에 형성되고 상기 제1반도체영역을 일부 노출하는 제1개구를 갖는 제1절연막, (d) 상기 제1개구내에 형성된 폴리실리콘막으로 이루어지는 제1도체층, (e) 상기 제1절연막상에 위치하고 상기 제1도체층의 일부를 노출하는 제2개구를 갖는 제2절연막 및 (f) 상기 제2개구내에 형성된 제2도체층으로 이루어지고, 상기 제1도체층과 제2도체층의 계면에는 실리사이드층이 형성되어 있는 것을 특징으로 하는 반도체 집적회로장치.
- 제10항에 있어서, 상기 반도체 기판의 주면상에 제3절연막을 거쳐서 형성된 제3도체층 및 상기 반도체기판의 주면에 선택적으로 형성된 제4절연막을 더 갖고, 상기 제1반도체영역은 상기 제4절연막과 상기 제3도체층에 의해 규정된 영역에 형성되어 있는 것을 특징으로 하는 반도체 집적회로장치.
- 제11항에 있어서, 상기 제3도체층의 상부 및 측벽을 둘러싸는 제5절연막을 더 갖고, 상기 제5절연막은 상기 제1절연막에 대해서 에칭선택비가 큰 재질로 이루어지는 것을 특징으로 하는 반도체 집적회로장치.
- 제12항에 있어서, 상기 제1절연막은 산화실리콘막이고, 상기 제5절연막은 질화실리콘막인 것을 특징으로 하는 반도체 집적회로장치.
- 제12항에 있어서, 상기 반도체기판의 주면에 형성된 제2반도체영역 및 상기 제2도체층에 전기적으로 접속된 정보축적용 용량소자를 더 갖고, 상기 제1 및 제2반도체영역 사이에 상기 제3도체층이 위치하는 것을 특징으로 하는 반도체 집적회로장치.
- (a) 반도체기판의 주면에 제1반도체영역을 형성하는 공정, (b) 상기 반도체기판의 주면상에 제1절연막을 퇴적하는 공정, (c) 상기 제1절연막에 상기 제1반도체영역의 일부를 노출하는 제1개구를 형성하는 공정, (d) 상기 제1개구내에 선택적으로 폴리실리콘막으로 이루어지는 제1도체층을 형성하는 공정 (e) 상기 제1도체층 및 제1절연막상에 고융점 금속막을 퇴적하고 열처리를 가하는 것에 의해, 상기 제1도체층상에만 선택적으로 상기 고융점 금속층의 실리사이드막을 형성하는 공정, (f) 상기 고융점 금속층의 실리사이드막을 남기고 상기 제1절연막상의 고융점 금속막을 제거하는 공정, (g) 상기 제1절연막상에 제2절연막을 퇴적하고 상기 고융점 금속층의 실리사이드막의 일부가 노출되는 제2개구를 형성하는 공정 및 (h) 상기 제2개구내에 제2도체층을 형성하는 공정으로 이루어지는 반도체 집적회로장치의 제조방법.
- 제15항에 있어서, 상기 반도체기판의 주면에 제4절연막을 갖는 소자를 분리하여 형성하는 공정, 상기 반도체기판의 주면에 제3절연막을 형성하는 공정 및 상기 제3절연막상에 제3도체층을 형성하는 공정을 더 갖는 것을 특징으로 하는 반도체 집적회로장치의 제조방법.
- 제16항에 있어서, 상기 소자분리는 반도체기판의 주면에 홈을 형성하는 공정 및 상기 홈내에 제4절연막을 선택적으로 매립하는 공정을 갖는 것을 특징으로 하는 반도체 집적회로장치의 제조방법.
- 제16항에 있어서, 상기 제3도체층의 상부 및 측벽에 제5절연막을 형성하는 공정을 더 갖고, 상기 제5절연막은 질화실리콘막이고, 상기 제1절연막은 산화실리콘막인 것을 특징으로 하는 반도체 집적회로장치의 제조방법.※ 참고사항 : 최초출원 내용에 의하여 공개하는 것임.
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP96-137957 | 1996-05-31 | ||
| JP13795796A JP3563530B2 (ja) | 1996-05-31 | 1996-05-31 | 半導体集積回路装置 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| KR970077371A true KR970077371A (ko) | 1997-12-12 |
| KR100483413B1 KR100483413B1 (ko) | 2005-08-17 |
Family
ID=15210683
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| KR1019970020685A Expired - Lifetime KR100483413B1 (ko) | 1996-05-31 | 1997-05-26 | 반도체집적회로장치와그제조방법 |
Country Status (4)
| Country | Link |
|---|---|
| US (1) | US5981369A (ko) |
| JP (1) | JP3563530B2 (ko) |
| KR (1) | KR100483413B1 (ko) |
| TW (1) | TW344098B (ko) |
Families Citing this family (23)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP4167727B2 (ja) | 1995-11-20 | 2008-10-22 | 株式会社日立製作所 | 半導体記憶装置 |
| US6815762B2 (en) * | 1997-05-30 | 2004-11-09 | Hitachi, Ltd. | Semiconductor integrated circuit device and process for manufacturing the same including spacers on bit lines |
| JPH1140765A (ja) * | 1997-07-16 | 1999-02-12 | Toshiba Corp | 半導体記憶装置及びその製造方法 |
| US6212671B1 (en) * | 1997-10-20 | 2001-04-03 | Mitsubishi Electric System Lsi Design Corporation | Mask pattern data producing apparatus, mask pattern data producing method and semiconductor integrated circuit device |
| JP3599548B2 (ja) * | 1997-12-18 | 2004-12-08 | 株式会社日立製作所 | 半導体集積回路装置の製造方法 |
| JP3697044B2 (ja) * | 1997-12-19 | 2005-09-21 | 株式会社ルネサステクノロジ | 半導体集積回路装置およびその製造方法 |
| JP4931267B2 (ja) * | 1998-01-29 | 2012-05-16 | ルネサスエレクトロニクス株式会社 | 半導体装置 |
| KR100268447B1 (ko) * | 1998-08-07 | 2000-10-16 | 윤종용 | 커패시터 및 그의 제조 방법 |
| JP2000183313A (ja) * | 1998-12-21 | 2000-06-30 | Hitachi Ltd | 半導体集積回路装置およびその製造方法 |
| US6235593B1 (en) * | 1999-02-18 | 2001-05-22 | Taiwan Semiconductor Manufacturing Company | Self aligned contact using spacers on the ILD layer sidewalls |
| US6225203B1 (en) * | 1999-05-03 | 2001-05-01 | Taiwan Semiconductor Manufacturing Company | PE-SiN spacer profile for C2 SAC isolation window |
| KR100470165B1 (ko) * | 1999-06-28 | 2005-02-07 | 주식회사 하이닉스반도체 | 반도체소자 제조 방법 |
| US6333225B1 (en) | 1999-08-20 | 2001-12-25 | Micron Technology, Inc. | Integrated circuitry and methods of forming circuitry |
| US6291335B1 (en) * | 1999-10-04 | 2001-09-18 | Infineon Technologies Ag | Locally folded split level bitline wiring |
| KR100364798B1 (ko) * | 2000-04-03 | 2002-12-16 | 주식회사 하이닉스반도체 | 반도체 메모리 장치 제조 방법 |
| KR100331568B1 (ko) * | 2000-05-26 | 2002-04-06 | 윤종용 | 반도체 메모리 소자 및 그 제조방법 |
| KR100363091B1 (ko) * | 2000-06-27 | 2002-11-30 | 삼성전자 주식회사 | 자기정합 콘택을 갖는 반도체 메모리소자 및 그 제조방법 |
| KR100343653B1 (ko) * | 2000-09-22 | 2002-07-11 | 윤종용 | 금속 실리사이드층을 갖는 반도체 장치 및 그 제조방법 |
| KR100363099B1 (ko) * | 2001-01-12 | 2002-12-05 | 삼성전자 주식회사 | 주변회로부의 소오스/드레인 영역에 컨택패드를 갖는반도체 장치의 형성방법 |
| US6406968B1 (en) * | 2001-01-23 | 2002-06-18 | United Microelectronics Corp. | Method of forming dynamic random access memory |
| KR100388682B1 (ko) * | 2001-03-03 | 2003-06-25 | 삼성전자주식회사 | 반도체 메모리 장치의 스토리지 전극층 및 그 형성방법 |
| DE10240423B4 (de) * | 2002-09-02 | 2007-02-22 | Advanced Micro Devices, Inc., Sunnyvale | Halbleiterelement mit einem Feldeffekttransistor und einem passiven Kondensator mit reduziertem Leckstrom und einer verbesserten Kapazität pro Einheitsfläche und Verfahren zu dessen Herstellung |
| KR100703984B1 (ko) | 2006-03-22 | 2007-04-09 | 삼성전자주식회사 | 반도체 집적 회로 장치의 제조 방법 및 그 구조 |
Family Cites Families (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS63128750A (ja) * | 1986-11-19 | 1988-06-01 | Toshiba Corp | 半導体装置 |
| US4954214A (en) * | 1989-01-05 | 1990-09-04 | Northern Telecom Limited | Method for making interconnect structures for VLSI devices |
| US5378652A (en) * | 1989-04-19 | 1995-01-03 | Kabushiki Kaisha Toshiba | Method of making a through hole in multi-layer insulating films |
| US6093615A (en) * | 1994-08-15 | 2000-07-25 | Micron Technology, Inc. | Method of fabricating a contact structure having a composite barrier layer between a platinum layer and a polysilicon plug |
| US5587338A (en) * | 1995-04-27 | 1996-12-24 | Vanguard International Semiconductor Corporation | Polysilicon contact stud process |
| US5854127A (en) * | 1997-03-13 | 1998-12-29 | Micron Technology, Inc. | Method of forming a contact landing pad |
-
1996
- 1996-05-31 JP JP13795796A patent/JP3563530B2/ja not_active Expired - Lifetime
-
1997
- 1997-05-09 TW TW086106203A patent/TW344098B/zh not_active IP Right Cessation
- 1997-05-26 KR KR1019970020685A patent/KR100483413B1/ko not_active Expired - Lifetime
- 1997-05-30 US US08/865,864 patent/US5981369A/en not_active Expired - Lifetime
Also Published As
| Publication number | Publication date |
|---|---|
| KR100483413B1 (ko) | 2005-08-17 |
| US5981369A (en) | 1999-11-09 |
| JPH09321247A (ja) | 1997-12-12 |
| TW344098B (en) | 1998-11-01 |
| JP3563530B2 (ja) | 2004-09-08 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| KR970077371A (ko) | 반도체 집적회로장치와 그 제조방법 | |
| US6190985B1 (en) | Practical way to remove heat from SOI devices | |
| US6340629B1 (en) | Method for forming gate electrodes of semiconductor device using a separated WN layer | |
| US6177319B1 (en) | Method of manufacturing salicide layer | |
| US4916508A (en) | CMOS type integrated circuit and a method of producing same | |
| KR970077674A (ko) | 반도체 집적회로장치의 제조방법 | |
| US6025254A (en) | Low resistance gate electrode layer and method of making same | |
| US6593609B2 (en) | Semiconductor memory device | |
| JP2000021892A (ja) | 半導体装置の製造方法 | |
| US6090673A (en) | Device contact structure and method for fabricating same | |
| US11908906B2 (en) | Semiconductor structure and fabrication method thereof | |
| JPH0526341B2 (ko) | ||
| KR100431709B1 (ko) | 수직방향의채널을갖는모스트랜지스터와그를포함하는반도체메모리셀및그제조방법 | |
| JPH08321591A (ja) | 半導体装置及びその製造方法 | |
| US6489198B2 (en) | Semiconductor device and method of manufacturing the same | |
| TWI575651B (zh) | 半導體結構及其製造方法 | |
| US20230290855A1 (en) | Transistor structure having an air spacer and method for making the same | |
| WO1998037583A1 (fr) | Procede pour fabriquer un dispositif a semi-conducteurs | |
| KR940004419B1 (ko) | Mos형 반도체장치 및 그 제조방법 | |
| JP2629663B2 (ja) | 半導体装置の製造方法 | |
| US20060166433A1 (en) | Recessed collar etch for buried strap window formation without poly2 | |
| JPS58197882A (ja) | 半導体装置の製造方法 | |
| KR100200307B1 (ko) | 반도체 소자의 콘택 형성방법 | |
| KR100272655B1 (ko) | 반도체 메모리 소자 및 그 제조방법 | |
| KR20030055804A (ko) | 비트라인 형성 방법 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| PA0109 | Patent application |
St.27 status event code: A-0-1-A10-A12-nap-PA0109 |
|
| R17-X000 | Change to representative recorded |
St.27 status event code: A-3-3-R10-R17-oth-X000 |
|
| PG1501 | Laying open of application |
St.27 status event code: A-1-1-Q10-Q12-nap-PG1501 |
|
| R18-X000 | Changes to party contact information recorded |
St.27 status event code: A-3-3-R10-R18-oth-X000 |
|
| PN2301 | Change of applicant |
St.27 status event code: A-3-3-R10-R13-asn-PN2301 St.27 status event code: A-3-3-R10-R11-asn-PN2301 |
|
| A201 | Request for examination | ||
| P11-X000 | Amendment of application requested |
St.27 status event code: A-2-2-P10-P11-nap-X000 |
|
| P13-X000 | Application amended |
St.27 status event code: A-2-2-P10-P13-nap-X000 |
|
| PA0201 | Request for examination |
St.27 status event code: A-1-2-D10-D11-exm-PA0201 |
|
| E902 | Notification of reason for refusal | ||
| PE0902 | Notice of grounds for rejection |
St.27 status event code: A-1-2-D10-D21-exm-PE0902 |
|
| R17-X000 | Change to representative recorded |
St.27 status event code: A-3-3-R10-R17-oth-X000 |
|
| P11-X000 | Amendment of application requested |
St.27 status event code: A-2-2-P10-P11-nap-X000 |
|
| P13-X000 | Application amended |
St.27 status event code: A-2-2-P10-P13-nap-X000 |
|
| E902 | Notification of reason for refusal | ||
| PE0902 | Notice of grounds for rejection |
St.27 status event code: A-1-2-D10-D21-exm-PE0902 |
|
| P11-X000 | Amendment of application requested |
St.27 status event code: A-2-2-P10-P11-nap-X000 |
|
| P13-X000 | Application amended |
St.27 status event code: A-2-2-P10-P13-nap-X000 |
|
| R18-X000 | Changes to party contact information recorded |
St.27 status event code: A-3-3-R10-R18-oth-X000 |
|
| E701 | Decision to grant or registration of patent right | ||
| PE0701 | Decision of registration |
St.27 status event code: A-1-2-D10-D22-exm-PE0701 |
|
| GRNT | Written decision to grant | ||
| PR0701 | Registration of establishment |
St.27 status event code: A-2-4-F10-F11-exm-PR0701 |
|
| PR1002 | Payment of registration fee |
St.27 status event code: A-2-2-U10-U11-oth-PR1002 Fee payment year number: 1 |
|
| PG1601 | Publication of registration |
St.27 status event code: A-4-4-Q10-Q13-nap-PG1601 |
|
| PN2301 | Change of applicant |
St.27 status event code: A-5-5-R10-R11-asn-PN2301 |
|
| PN2301 | Change of applicant |
St.27 status event code: A-5-5-R10-R14-asn-PN2301 |
|
| PR1001 | Payment of annual fee |
St.27 status event code: A-4-4-U10-U11-oth-PR1001 Fee payment year number: 4 |
|
| PR1001 | Payment of annual fee |
St.27 status event code: A-4-4-U10-U11-oth-PR1001 Fee payment year number: 5 |
|
| R17-X000 | Change to representative recorded |
St.27 status event code: A-5-5-R10-R17-oth-X000 |
|
| PR1001 | Payment of annual fee |
St.27 status event code: A-4-4-U10-U11-oth-PR1001 Fee payment year number: 6 |
|
| PR1001 | Payment of annual fee |
St.27 status event code: A-4-4-U10-U11-oth-PR1001 Fee payment year number: 7 |
|
| PR1001 | Payment of annual fee |
St.27 status event code: A-4-4-U10-U11-oth-PR1001 Fee payment year number: 8 |
|
| FPAY | Annual fee payment |
Payment date: 20130321 Year of fee payment: 9 |
|
| PR1001 | Payment of annual fee |
St.27 status event code: A-4-4-U10-U11-oth-PR1001 Fee payment year number: 9 |
|
| PN2301 | Change of applicant |
St.27 status event code: A-5-5-R10-R11-asn-PN2301 |
|
| PN2301 | Change of applicant |
St.27 status event code: A-5-5-R10-R14-asn-PN2301 |
|
| FPAY | Annual fee payment |
Payment date: 20140319 Year of fee payment: 10 |
|
| PR1001 | Payment of annual fee |
St.27 status event code: A-4-4-U10-U11-oth-PR1001 Fee payment year number: 10 |
|
| PR1001 | Payment of annual fee |
St.27 status event code: A-4-4-U10-U11-oth-PR1001 Fee payment year number: 11 |
|
| FPAY | Annual fee payment |
Payment date: 20160328 Year of fee payment: 12 |
|
| PR1001 | Payment of annual fee |
St.27 status event code: A-4-4-U10-U11-oth-PR1001 Fee payment year number: 12 |
|
| FPAY | Annual fee payment |
Payment date: 20170324 Year of fee payment: 13 |
|
| PR1001 | Payment of annual fee |
St.27 status event code: A-4-4-U10-U11-oth-PR1001 Fee payment year number: 13 |
|
| EXPY | Expiration of term | ||
| PC1801 | Expiration of term |
St.27 status event code: N-4-6-H10-H14-oth-PC1801 Not in force date: 20170527 Ip right cessation event data comment text: Termination Category : EXPIRATION_OF_DURATION |
|
| P22-X000 | Classification modified |
St.27 status event code: A-4-4-P10-P22-nap-X000 |
|
| P22-X000 | Classification modified |
St.27 status event code: A-4-4-P10-P22-nap-X000 |
|
| P22-X000 | Classification modified |
St.27 status event code: A-4-4-P10-P22-nap-X000 |
|
| P22-X000 | Classification modified |
St.27 status event code: A-4-4-P10-P22-nap-X000 |