ATE514191T1 - Superselbstausrichtende kollektoreinrichtung für homo- und hetero-bipolartransistoren und verfahren zu ihrer herstellung - Google Patents
Superselbstausrichtende kollektoreinrichtung für homo- und hetero-bipolartransistoren und verfahren zu ihrer herstellungInfo
- Publication number
- ATE514191T1 ATE514191T1 AT02804761T AT02804761T ATE514191T1 AT E514191 T1 ATE514191 T1 AT E514191T1 AT 02804761 T AT02804761 T AT 02804761T AT 02804761 T AT02804761 T AT 02804761T AT E514191 T1 ATE514191 T1 AT E514191T1
- Authority
- AT
- Austria
- Prior art keywords
- homo
- production
- bipolar transistors
- collector device
- self aligning
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D10/00—Bipolar junction transistors [BJT]
- H10D10/01—Manufacture or treatment
- H10D10/051—Manufacture or treatment of vertical BJTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/13—Semiconductor regions connected to electrodes carrying current to be rectified, amplified or switched, e.g. source or drain regions
- H10D62/137—Collector regions of BJTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0107—Integrating at least one component covered by H10D12/00 or H10D30/00 with at least one component covered by H10D8/00, H10D10/00 or H10D18/00, e.g. integrating IGFETs with BJTs
- H10D84/0109—Integrating at least one component covered by H10D12/00 or H10D30/00 with at least one component covered by H10D8/00, H10D10/00 or H10D18/00, e.g. integrating IGFETs with BJTs the at least one component covered by H10D12/00 or H10D30/00 being a MOS device
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/40—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00 with at least one component covered by groups H10D10/00 or H10D18/00, e.g. integration of IGFETs with BJTs
- H10D84/401—Combinations of FETs or IGBTs with BJTs
Landscapes
- Bipolar Transistors (AREA)
- Amplifiers (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US10/013,075 US6703685B2 (en) | 2001-12-10 | 2001-12-10 | Super self-aligned collector device for mono-and hetero bipolar junction transistors |
| PCT/US2002/039408 WO2003050881A2 (en) | 2001-12-10 | 2002-12-10 | Super self-aligned collector device for mono-and hetero bipolar junction transistors, and method of making same |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| ATE514191T1 true ATE514191T1 (de) | 2011-07-15 |
Family
ID=21758172
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| AT02804761T ATE514191T1 (de) | 2001-12-10 | 2002-12-10 | Superselbstausrichtende kollektoreinrichtung für homo- und hetero-bipolartransistoren und verfahren zu ihrer herstellung |
Country Status (8)
| Country | Link |
|---|---|
| US (3) | US6703685B2 (de) |
| EP (1) | EP1451876B1 (de) |
| CN (1) | CN1280916C (de) |
| AT (1) | ATE514191T1 (de) |
| AU (1) | AU2002357125A1 (de) |
| MY (1) | MY122940A (de) |
| TW (1) | TW579598B (de) |
| WO (1) | WO2003050881A2 (de) |
Families Citing this family (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6703685B2 (en) * | 2001-12-10 | 2004-03-09 | Intel Corporation | Super self-aligned collector device for mono-and hetero bipolar junction transistors |
| US20060160030A1 (en) * | 2003-03-24 | 2006-07-20 | Leibiger Steve M | Single polisilicon emitter bipolar junction transistor processing technique using cumulative photo resist application and patterning |
| US6872626B1 (en) * | 2003-11-21 | 2005-03-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming a source/drain and a transistor employing the same |
| US7122840B2 (en) * | 2004-06-17 | 2006-10-17 | Taiwan Semiconductor Manufacturing Co., Ltd. | Image sensor with optical guard ring and fabrication method thereof |
| US7785974B2 (en) * | 2006-06-26 | 2010-08-31 | Texas Instruments Incorporated | Methods of employing a thin oxide mask for high dose implants |
| US8049282B2 (en) | 2006-09-21 | 2011-11-01 | Agere Systems Inc. | Bipolar device having buried contacts |
| US9111985B1 (en) * | 2007-01-11 | 2015-08-18 | Cypress Semiconductor Corporation | Shallow bipolar junction transistor |
| US9722057B2 (en) * | 2015-06-23 | 2017-08-01 | Global Foundries Inc. | Bipolar junction transistors with a buried dielectric region in the active device region |
| CN114784094A (zh) | 2017-05-05 | 2022-07-22 | 联华电子股份有限公司 | 双极性晶体管 |
| CN118315274B (zh) * | 2024-06-11 | 2024-08-20 | 杭州积海半导体有限公司 | 双极器件及其制作方法 |
Family Cites Families (12)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4561605A (en) * | 1981-12-25 | 1985-12-31 | Shimano Industrial Company Limited | Brake for a fishing reel |
| JPS6185864A (ja) | 1984-10-04 | 1986-05-01 | Nec Corp | バイポ−ラ型トランジスタ |
| US4957875A (en) | 1988-08-01 | 1990-09-18 | International Business Machines Corporation | Vertical bipolar transistor |
| US5064772A (en) | 1988-08-31 | 1991-11-12 | International Business Machines Corporation | Bipolar transistor integrated circuit technology |
| US5024957A (en) * | 1989-02-13 | 1991-06-18 | International Business Machines Corporation | Method of fabricating a bipolar transistor with ultra-thin epitaxial base |
| US5124775A (en) | 1990-07-23 | 1992-06-23 | National Semiconductor Corporation | Semiconductor device with oxide sidewall |
| US5087580A (en) | 1990-09-17 | 1992-02-11 | Texas Instruments Incorporated | Self-aligned bipolar transistor structure and fabrication process |
| JPH09167777A (ja) | 1995-12-15 | 1997-06-24 | Toshiba Corp | 半導体装置及びその製造方法 |
| JP3070554B2 (ja) * | 1997-11-28 | 2000-07-31 | 日本電気株式会社 | 半導体装置及びその製造方法 |
| JP2000252294A (ja) * | 1999-03-01 | 2000-09-14 | Nec Corp | 半導体装置及びその製造方法 |
| US6365479B1 (en) * | 2000-09-22 | 2002-04-02 | Conexant Systems, Inc. | Method for independent control of polycrystalline silicon-germanium in a silicon-germanium HBT and related structure |
| US6703685B2 (en) * | 2001-12-10 | 2004-03-09 | Intel Corporation | Super self-aligned collector device for mono-and hetero bipolar junction transistors |
-
2001
- 2001-12-10 US US10/013,075 patent/US6703685B2/en not_active Expired - Lifetime
-
2002
- 2002-11-27 TW TW091134436A patent/TW579598B/zh not_active IP Right Cessation
- 2002-12-02 MY MYPI20024510A patent/MY122940A/en unknown
- 2002-12-10 AT AT02804761T patent/ATE514191T1/de not_active IP Right Cessation
- 2002-12-10 EP EP02804761A patent/EP1451876B1/de not_active Expired - Lifetime
- 2002-12-10 AU AU2002357125A patent/AU2002357125A1/en not_active Abandoned
- 2002-12-10 CN CN02813249.1A patent/CN1280916C/zh not_active Expired - Fee Related
- 2002-12-10 WO PCT/US2002/039408 patent/WO2003050881A2/en not_active Ceased
-
2003
- 2003-07-31 US US10/633,055 patent/US7414298B2/en not_active Expired - Lifetime
- 2003-07-31 US US10/632,944 patent/US7015085B2/en not_active Expired - Fee Related
Also Published As
| Publication number | Publication date |
|---|---|
| US7414298B2 (en) | 2008-08-19 |
| US20030107106A1 (en) | 2003-06-12 |
| TW200305282A (en) | 2003-10-16 |
| AU2002357125A1 (en) | 2003-06-23 |
| WO2003050881A3 (en) | 2003-11-20 |
| US20040021206A1 (en) | 2004-02-05 |
| US7015085B2 (en) | 2006-03-21 |
| EP1451876A2 (de) | 2004-09-01 |
| CN1522469A (zh) | 2004-08-18 |
| EP1451876B1 (de) | 2011-06-22 |
| CN1280916C (zh) | 2006-10-18 |
| HK1066632A1 (en) | 2005-04-22 |
| TW579598B (en) | 2004-03-11 |
| MY122940A (en) | 2006-05-31 |
| WO2003050881A2 (en) | 2003-06-19 |
| US20040021202A1 (en) | 2004-02-05 |
| US6703685B2 (en) | 2004-03-09 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| EP0335217A3 (de) | Integrierte Schottkydiode und Transistor | |
| SE0103036D0 (sv) | Semiconductor process and integrated circuit | |
| ATE509372T1 (de) | Siliziumcarbid-bipolar-transistor und verfahren zu dessen herstellung | |
| SG89368A1 (en) | Process for forming a silicon-germanium base of a heterohunction bipolar transistor | |
| ATE514191T1 (de) | Superselbstausrichtende kollektoreinrichtung für homo- und hetero-bipolartransistoren und verfahren zu ihrer herstellung | |
| JPH01264253A (ja) | 半導体装置の製造方法 | |
| ATE59499T1 (de) | Verfahren zur herstellung eines voll selbstjustierten bipolartransistors. | |
| JPH04112541A (ja) | 半導体装置の製法 | |
| Sturm et al. | A lateral Silicon-on-Insulator bipolar transistor with a self-aligned base contact | |
| TW201806162A (zh) | 自對準與非自對準之異質接面雙極電晶體的共整 | |
| SE0200414D0 (sv) | Semiconductor fabrication process lateral pnp transistor, and integrated circuit | |
| KR840005927A (ko) | 반도체 집적 회로 장치 및 그의 제조 방법 | |
| MY122957A (en) | Self aligned compact bipolar junction transistor layout, and method of making same | |
| SE0103806D0 (sv) | Semiconductor process and PMOS varactor | |
| WO2003049191A3 (de) | Bicmos-struktur, verfahren zu ihrer herstellung und bipolartransistor für eine bicmos-struktur | |
| KR890003026A (ko) | 고속 고집적 반도체소자(BiCMOS)의 제조방법 | |
| KR930022550A (ko) | 반도체장치의 제조방법 | |
| SE9902005L (sv) | RF-effekttransistor med kollektor upp | |
| WO2006016965A3 (en) | Improved process for resurf diffusion for high voltage mosfet | |
| ATE332573T1 (de) | Verfahren zur herstellung eines bipolartransistors | |
| US7846806B1 (en) | System and method for providing a self aligned silicon germanium (SiGe) heterojunction bipolar transistor using a mesa emitter-base architecture | |
| SG132668A1 (en) | Self-aligned lateral heterojunction bipolar transistor | |
| SE0103726D0 (sv) | Silicon-germanium mesa transistor | |
| JPS6057643A (ja) | 半導体装置の製造方法 | |
| ATE545952T1 (de) | Verfahren zur reduktion der seedlayer-topographie in bicmos-prozessen |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| RER | Ceased as to paragraph 5 lit. 3 law introducing patent treaties |