ES2098791T3 - Disposicion con varios usuarios activos y pasivos del bus. - Google Patents
Disposicion con varios usuarios activos y pasivos del bus.Info
- Publication number
- ES2098791T3 ES2098791T3 ES93924011T ES93924011T ES2098791T3 ES 2098791 T3 ES2098791 T3 ES 2098791T3 ES 93924011 T ES93924011 T ES 93924011T ES 93924011 T ES93924011 T ES 93924011T ES 2098791 T3 ES2098791 T3 ES 2098791T3
- Authority
- ES
- Spain
- Prior art keywords
- bus users
- pct
- memory
- bus
- master
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/36—Handling requests for interconnection or transfer for access to common bus or bus system
- G06F13/368—Handling requests for interconnection or transfer for access to common bus or bus system with decentralised access control
- G06F13/378—Handling requests for interconnection or transfer for access to common bus or bus system with decentralised access control using a parallel poll method
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/16—Handling requests for interconnection or transfer for access to memory bus
- G06F13/1605—Handling requests for interconnection or transfer for access to memory bus based on arbitration
- G06F13/1652—Handling requests for interconnection or transfer for access to memory bus based on arbitration in a multiprocessor architecture
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/36—Handling requests for interconnection or transfer for access to common bus or bus system
- G06F13/368—Handling requests for interconnection or transfer for access to common bus or bus system with decentralised access control
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Small-Scale Networks (AREA)
- Bus Control (AREA)
- Memory System (AREA)
- Medicines Containing Antibodies Or Antigens For Use As Internal Diagnostic Agents (AREA)
- Multi Processors (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| DE4237259A DE4237259A1 (de) | 1992-11-04 | 1992-11-04 | Anordnung zur Datenübertragung mit einem parallelen Bussystem |
| DE19934304259 DE4304259A1 (de) | 1993-02-12 | 1993-02-12 | Anordnung mit mehreren aktiven und passiven Busteilnehmern |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| ES2098791T3 true ES2098791T3 (es) | 1997-05-01 |
Family
ID=25920125
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| ES93924011T Expired - Lifetime ES2098791T3 (es) | 1992-11-04 | 1993-10-29 | Disposicion con varios usuarios activos y pasivos del bus. |
Country Status (7)
| Country | Link |
|---|---|
| US (1) | US5761451A (de) |
| EP (1) | EP0667015B1 (de) |
| JP (1) | JPH07508845A (de) |
| AT (1) | ATE149713T1 (de) |
| DE (2) | DE59305660D1 (de) |
| ES (1) | ES2098791T3 (de) |
| WO (1) | WO1994010632A1 (de) |
Families Citing this family (9)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6105152A (en) | 1993-04-13 | 2000-08-15 | Micron Technology, Inc. | Devices and methods for testing cell margin of memory devices |
| US5944822A (en) * | 1997-08-18 | 1999-08-31 | Motorola, Inc. | Channel isolation arrangement and method for dissociated data |
| US6421755B1 (en) | 1999-05-26 | 2002-07-16 | Dell Usa, L.P. | System resource assignment for a hot inserted device |
| JP3791742B2 (ja) * | 1999-05-28 | 2006-06-28 | 株式会社沖データ | Pciバス制御システム |
| FR2830152B1 (fr) * | 2001-09-27 | 2004-08-20 | Airbus France | Bus de terrain deterministe et procede de gestion d'un tel bus |
| KR101153712B1 (ko) * | 2005-09-27 | 2012-07-03 | 삼성전자주식회사 | 멀티-포트 sdram 엑세스 제어장치와 제어방법 |
| US8185680B2 (en) * | 2006-02-06 | 2012-05-22 | Standard Microsystems Corporation | Method for changing ownership of a bus between master/slave devices |
| DE102008034445B4 (de) * | 2008-07-24 | 2010-03-11 | Diehl Aerospace Gmbh | Verfahren und Einrichtung zum Erfassen von Bus-Teilnehmern |
| DE102011003729A1 (de) * | 2010-02-08 | 2011-08-11 | Robert Bosch GmbH, 70469 | Neuartige Schaltung und Methode zur Kommunikation über eine einzelne Leitung |
Family Cites Families (14)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS5868346A (ja) * | 1981-10-18 | 1983-04-23 | Toshiba Corp | デ−タ伝送システム |
| US4724519A (en) * | 1985-06-28 | 1988-02-09 | Honeywell Information Systems Inc. | Channel number priority assignment apparatus |
| DE3621105A1 (de) * | 1986-06-24 | 1988-01-07 | Vdo Schindling | Verfahren zur uebertragung von informationen zwischen selbstaendigen teilnehmern eines systems ueber eine serielle schnittstelle und anordnung zur durchfuehrung des verfahrens |
| US5404327A (en) * | 1988-06-30 | 1995-04-04 | Texas Instruments Incorporated | Memory device with end of cycle precharge utilizing write signal and data transition detectors |
| US5179713A (en) * | 1989-11-13 | 1993-01-12 | Chips And Technologies, Inc. | Apparatus for allowing external control of local bus read using zero wait stats input of combined I/O and DRAM controller |
| JP2820752B2 (ja) * | 1990-01-19 | 1998-11-05 | 日本電信電話株式会社 | 密結合マルチプロセッサシステムにおけるキャッシュメモリ一致制御方法 |
| JPH0823859B2 (ja) * | 1990-09-28 | 1996-03-06 | インターナショナル・ビジネス・マシーンズ・コーポレイション | データ処理システム |
| US5367678A (en) * | 1990-12-06 | 1994-11-22 | The Regents Of The University Of California | Multiprocessor system having statically determining resource allocation schedule at compile time and the using of static schedule with processor signals to control the execution time dynamically |
| US5295259A (en) * | 1991-02-05 | 1994-03-15 | Advanced Micro Devices, Inc. | Data cache and method for handling memory errors during copy-back |
| US5249297A (en) * | 1991-04-29 | 1993-09-28 | Hewlett-Packard Company | Methods and apparatus for carrying out transactions in a computer system |
| EP0523627A3 (en) * | 1991-07-15 | 1993-08-25 | Matsushita Electric Works, Ltd. | Multi-cpu programmable controller |
| US5345562A (en) * | 1992-02-12 | 1994-09-06 | Industrial Technology Research Institute | Data bus arbitration for split transaction computer bus |
| DE4219005A1 (de) * | 1992-06-10 | 1993-12-16 | Siemens Ag | Rechnersystem |
| US5475850A (en) * | 1993-06-21 | 1995-12-12 | Intel Corporation | Multistate microprocessor bus arbitration signals |
-
1993
- 1993-10-29 DE DE59305660T patent/DE59305660D1/de not_active Expired - Lifetime
- 1993-10-29 ES ES93924011T patent/ES2098791T3/es not_active Expired - Lifetime
- 1993-10-29 US US08/433,397 patent/US5761451A/en not_active Expired - Lifetime
- 1993-10-29 JP JP6510563A patent/JPH07508845A/ja active Pending
- 1993-10-29 AT AT93924011T patent/ATE149713T1/de not_active IP Right Cessation
- 1993-10-29 DE DE9321323U patent/DE9321323U1/de not_active Expired - Lifetime
- 1993-10-29 EP EP93924011A patent/EP0667015B1/de not_active Expired - Lifetime
- 1993-10-29 WO PCT/DE1993/001042 patent/WO1994010632A1/de not_active Ceased
Also Published As
| Publication number | Publication date |
|---|---|
| EP0667015B1 (de) | 1997-03-05 |
| US5761451A (en) | 1998-06-02 |
| DE59305660D1 (de) | 1997-04-10 |
| WO1994010632A1 (de) | 1994-05-11 |
| EP0667015A1 (de) | 1995-08-16 |
| JPH07508845A (ja) | 1995-09-28 |
| DE9321323U1 (de) | 1997-04-10 |
| ATE149713T1 (de) | 1997-03-15 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| MY109414A (en) | Bus interface logic for computer system having dual bus architecture | |
| EP0834816A3 (de) | Mikroprozessorarchitektur mit der Möglichkeit zur Unterstützung mehrerer verschiedener Prozessoren | |
| KR930016891A (ko) | 캐쉬 제어기 | |
| US4691280A (en) | High performance multi-processor system | |
| ES2098791T3 (es) | Disposicion con varios usuarios activos y pasivos del bus. | |
| US5537640A (en) | Asynchronous modular bus architecture with cache consistency | |
| NO922091L (no) | Pc med foregripende lagerstyrings-signalisering | |
| US6141736A (en) | Arrangement with master and slave units | |
| IE893883L (en) | Request/response protocol | |
| ATE249643T1 (de) | Symmetrisches mehrprozessorsystem mit vereinheitlichter umgebung und verteilten systemfunktionen | |
| EP0114839B1 (de) | Hochleistungsmehrprozessorsystem | |
| JPS58144959A (ja) | 制御装置 | |
| GB1520484A (en) | Data processing system | |
| KR950008394B1 (ko) | 캐쉬 코히런스 프로토콜을 이용한 상태메모리 제어회로 | |
| JPS5858667A (ja) | メモリ共有方式 | |
| WO1999045474A3 (de) | Geschwindigkeitsoptimiertes cachesystem | |
| SU1709325A1 (ru) | Устройство дл сопр жени двух процессоров | |
| JPH05120221A (ja) | パーソナルコンピユータのバス・システム | |
| JPH04330541A (ja) | 共通データ転送システム | |
| JPH04157556A (ja) | 識別番号付与方式 | |
| JPH027145A (ja) | バスアクセス競合調停回路 | |
| JPH02105245A (ja) | メモリアクセス方式 | |
| JPS63191398A (ja) | 情報処理装置 | |
| KR970049634A (ko) | 공유 메모리의 사용 권한 제어 장치 | |
| JPH0351017B2 (de) |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| FG2A | Definitive protection |
Ref document number: 667015 Country of ref document: ES |