JPH0773101A - 再帰的サイズ決定メモリバスのインターフェースと方法 - Google Patents
再帰的サイズ決定メモリバスのインターフェースと方法Info
- Publication number
- JPH0773101A JPH0773101A JP5285151A JP28515193A JPH0773101A JP H0773101 A JPH0773101 A JP H0773101A JP 5285151 A JP5285151 A JP 5285151A JP 28515193 A JP28515193 A JP 28515193A JP H0773101 A JPH0773101 A JP H0773101A
- Authority
- JP
- Japan
- Prior art keywords
- data
- peripheral
- peripheral device
- circuit
- lines
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/38—Information transfer, e.g. on bus
- G06F13/40—Bus structure
- G06F13/4004—Coupling between buses
- G06F13/4009—Coupling between buses with data restructuring
- G06F13/4018—Coupling between buses with data restructuring with data-width conversion
Landscapes
- Engineering & Computer Science (AREA)
- General Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Bus Control (AREA)
- Memory System (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US97576592A | 1992-11-13 | 1992-11-13 | |
| US975765 | 1992-11-13 |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| JPH0773101A true JPH0773101A (ja) | 1995-03-17 |
Family
ID=25523369
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP5285151A Pending JPH0773101A (ja) | 1992-11-13 | 1993-11-15 | 再帰的サイズ決定メモリバスのインターフェースと方法 |
Country Status (3)
| Country | Link |
|---|---|
| US (1) | US5553244A (de) |
| EP (1) | EP0597601A1 (de) |
| JP (1) | JPH0773101A (de) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR100387704B1 (ko) * | 2001-05-15 | 2003-06-18 | 엘지전자 주식회사 | 메모리 버스를 이용한 네트워크 인터페이스 장치 |
Families Citing this family (12)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5996083A (en) * | 1995-08-11 | 1999-11-30 | Hewlett-Packard Company | Microprocessor having software controllable power consumption |
| US5764927A (en) * | 1995-09-29 | 1998-06-09 | Allen Bradley Company, Inc. | Backplane data transfer technique for industrial automation controllers |
| US5689659A (en) * | 1995-10-30 | 1997-11-18 | Motorola, Inc. | Method and apparatus for bursting operand transfers during dynamic bus sizing |
| US5768618A (en) * | 1995-12-21 | 1998-06-16 | Ncr Corporation | Method for performing sequence of actions in device connected to computer in response to specified values being written into snooped sub portions of address space |
| JPH1078934A (ja) * | 1996-07-01 | 1998-03-24 | Sun Microsyst Inc | パケット切替えコンピュータ・システムのマルチサイズ・バス結合システム |
| EP1020233A1 (de) | 1999-01-13 | 2000-07-19 | The Procter & Gamble Company | Dosierungs- und Verteilungssystem |
| US7020726B2 (en) * | 2001-05-24 | 2006-03-28 | Lsi Logic Corporation | Methods and apparatus for signaling to switch between different bus bandwidths |
| DE50114373D1 (de) * | 2001-10-31 | 2008-11-13 | Infineon Technologies Ag | Datenübertragungseinrichtung |
| US6777290B2 (en) * | 2002-08-05 | 2004-08-17 | Micron Technology, Inc. | Global column select structure for accessing a memory |
| FI20022113A7 (fi) * | 2002-11-29 | 2004-08-06 | Nokia Corp | Menetelmä ja järjestelmä väyläleveyden tunnistamiseksi, elektroniikkalaite ja oheislaite |
| US20060282602A1 (en) * | 2005-06-09 | 2006-12-14 | Tse-Hsine Liao | Data transmission device and method thereof |
| JP4662474B2 (ja) | 2006-02-10 | 2011-03-30 | ルネサスエレクトロニクス株式会社 | データ処理デバイス |
Family Cites Families (20)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4144562A (en) * | 1977-06-23 | 1979-03-13 | Ncr Corporation | System and method for increasing microprocessor output data rate |
| US4375665A (en) * | 1978-04-24 | 1983-03-01 | Texas Instruments Incorporated | Eight bit standard connector bus for sixteen bit microcomputer using mirrored memory boards |
| US4447878A (en) * | 1978-05-30 | 1984-05-08 | Intel Corporation | Apparatus and method for providing byte and word compatible information transfers |
| US4291370A (en) * | 1978-08-23 | 1981-09-22 | Westinghouse Electric Corp. | Core memory interface for coupling a processor to a memory having a differing word length |
| US4286321A (en) * | 1979-06-18 | 1981-08-25 | International Business Machines Corporation | Common bus communication system in which the width of the address field is greater than the number of lines on the bus |
| US4309754A (en) * | 1979-07-30 | 1982-01-05 | International Business Machines Corp. | Data interface mechanism for interfacing bit-parallel data buses of different bit width |
| US4463421A (en) * | 1980-11-24 | 1984-07-31 | Texas Instruments Incorporated | Serial/parallel input/output bus for microprocessor system |
| US4455606A (en) * | 1981-09-14 | 1984-06-19 | Honeywell Information Systems Inc. | Logic control system for efficient memory to CPU transfers |
| US4716527A (en) * | 1984-12-10 | 1987-12-29 | Ing. C. Olivetti | Bus converter |
| JPS61139866A (ja) * | 1984-12-11 | 1986-06-27 | Toshiba Corp | マイクロプロセツサ |
| BG39765A1 (en) * | 1985-02-14 | 1986-08-15 | Turlakov | Device for connecting 8- degree and 16- degree modules to 16- degree microprocessor system |
| US4683534A (en) * | 1985-06-17 | 1987-07-28 | Motorola, Inc. | Method and apparatus for interfacing buses of different sizes |
| JPS6226561A (ja) * | 1985-07-26 | 1987-02-04 | Toshiba Corp | パ−ソナルコンピユ−タ |
| US5014186A (en) * | 1986-08-01 | 1991-05-07 | International Business Machines Corporation | Data-processing system having a packet transfer type input/output system |
| US4912636A (en) * | 1987-03-13 | 1990-03-27 | Magar Surendar S | Data processing device with multiple on chip memory buses |
| JPH0484253A (ja) * | 1990-07-26 | 1992-03-17 | Mitsubishi Electric Corp | バス幅制御回路 |
| US5333294A (en) * | 1990-10-09 | 1994-07-26 | Compaq Computer Corporation | Configurable data width direct memory access device with a read address counter and a write address counter which increments the addresses based on the desired data transfer width |
| JPH04157550A (ja) * | 1990-10-22 | 1992-05-29 | Toshiba Corp | パーソナルコンピュータシステム |
| US5274763A (en) * | 1990-12-28 | 1993-12-28 | Apple Computer, Inc. | Data path apparatus for IO adapter |
| US5335340A (en) * | 1992-05-29 | 1994-08-02 | The Whitaker Corporation | Byte-swap hardware simulator for a sixteen bit microprocessor coupled to an eight bit peripheral unit |
-
1993
- 1993-10-21 EP EP93308408A patent/EP0597601A1/de not_active Withdrawn
- 1993-11-15 JP JP5285151A patent/JPH0773101A/ja active Pending
-
1995
- 1995-02-10 US US08/387,964 patent/US5553244A/en not_active Expired - Lifetime
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR100387704B1 (ko) * | 2001-05-15 | 2003-06-18 | 엘지전자 주식회사 | 메모리 버스를 이용한 네트워크 인터페이스 장치 |
Also Published As
| Publication number | Publication date |
|---|---|
| EP0597601A1 (de) | 1994-05-18 |
| US5553244A (en) | 1996-09-03 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| KR970004523B1 (ko) | 퍼스널 컴퓨터 시스템 | |
| US5941965A (en) | Universal docking station | |
| JP3490131B2 (ja) | データ転送制御方法、データプロセッサ及びデータ処理システム | |
| US5678065A (en) | Computer system employing an enable line for selectively adjusting a peripheral bus clock frequency | |
| JP3609466B2 (ja) | コンピュータシステム | |
| US5220651A (en) | Cpu-bus controller for accomplishing transfer operations between a controller and devices coupled to an input/output bus | |
| JP3403284B2 (ja) | 情報処理システム及びその制御方法 | |
| US6148356A (en) | Scalable computer system | |
| US7043568B1 (en) | Configuration selection for USB device controller | |
| EP0230664A2 (de) | Meister-Sklave-Mikroprozessorsystem mit einem virtuellen Speicher | |
| US5748945A (en) | Method for slave DMA emulation on a computer system bus | |
| JPH0773101A (ja) | 再帰的サイズ決定メモリバスのインターフェースと方法 | |
| JPH11238030A (ja) | Pci−pciブリッジおよびそのための先入れ先出しメモリ | |
| JP2503183B2 (ja) | バス・アダプタ・システム | |
| US6105080A (en) | Host adapter DMA controller with automated host reply capability | |
| EP1041492A2 (de) | Verfaren und Anordnung zur Optimierung von PCI-Busübertragung | |
| CN1031607C (zh) | 具有替换主控制器立卡连接器的个人计算机 | |
| US20010042150A1 (en) | Universal docking station | |
| US6662258B1 (en) | Fly-by support module for a peripheral bus | |
| JP3477306B2 (ja) | 拡張入出力インターフェイス | |
| KR0148474B1 (ko) | Dma 검증 동작을 하는 플로피 디스크 제어기 | |
| JPH04332063A (ja) | ローカルコンピューティングシステムによるホストコンピューティングシステムへのアクセス制御を調整するためのローカルコンピューティングシステムとともに使用される装置 | |
| US5748944A (en) | Apparatus for slave DMA emulation on a computer system bus | |
| JPH04359350A (ja) | ワークステーション統合手段用のレジスタ制御装置 | |
| KR100274425B1 (ko) | 피씨아이 로컬버스 제어장치 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20040127 |
|
| A601 | Written request for extension of time |
Free format text: JAPANESE INTERMEDIATE CODE: A601 Effective date: 20040427 |
|
| A602 | Written permission of extension of time |
Free format text: JAPANESE INTERMEDIATE CODE: A602 Effective date: 20040506 |
|
| A02 | Decision of refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A02 Effective date: 20041005 |