ATE556488T1 - Schaltung mit synchron-spiegelverzögerung (smd) und verfahren mit einem ringoszillator zur zeitsteuerung grober und feiner verzögerungsintervalle - Google Patents

Schaltung mit synchron-spiegelverzögerung (smd) und verfahren mit einem ringoszillator zur zeitsteuerung grober und feiner verzögerungsintervalle

Info

Publication number
ATE556488T1
ATE556488T1 AT03791912T AT03791912T ATE556488T1 AT E556488 T1 ATE556488 T1 AT E556488T1 AT 03791912 T AT03791912 T AT 03791912T AT 03791912 T AT03791912 T AT 03791912T AT E556488 T1 ATE556488 T1 AT E556488T1
Authority
AT
Austria
Prior art keywords
delay
coarse
clock signal
fine
fine delay
Prior art date
Application number
AT03791912T
Other languages
English (en)
Inventor
Howard Kirsch
Original Assignee
Micron Technology Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Micron Technology Inc filed Critical Micron Technology Inc
Application granted granted Critical
Publication of ATE556488T1 publication Critical patent/ATE556488T1/de

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/22Read-write [R-W] timing or clocking circuits; Read-write [R-W] control signal generators or management 
    • G11C7/222Clock generating, synchronizing or distributing circuits within memory device
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/22Read-write [R-W] timing or clocking circuits; Read-write [R-W] control signal generators or management 
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03BGENERATION OF OSCILLATIONS, DIRECTLY OR BY FREQUENCY-CHANGING, BY CIRCUITS EMPLOYING ACTIVE ELEMENTS WHICH OPERATE IN A NON-SWITCHING MANNER; GENERATION OF NOISE BY SUCH CIRCUITS
    • H03B1/00Details
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03BGENERATION OF OSCILLATIONS, DIRECTLY OR BY FREQUENCY-CHANGING, BY CIRCUITS EMPLOYING ACTIVE ELEMENTS WHICH OPERATE IN A NON-SWITCHING MANNER; GENERATION OF NOISE BY SUCH CIRCUITS
    • H03B27/00Generation of oscillations providing a plurality of outputs of the same frequency but differing in phase, other than merely two anti-phase outputs
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K5/00Manipulating of pulses not covered by one of the other main groups of this subclass
    • H03K5/13Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals
    • H03K5/135Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals by the use of time reference signals, e.g. clock signals

Landscapes

  • Physics & Mathematics (AREA)
  • Nonlinear Science (AREA)
  • Pulse Circuits (AREA)
  • Dram (AREA)
  • Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
AT03791912T 2002-08-29 2003-08-27 Schaltung mit synchron-spiegelverzögerung (smd) und verfahren mit einem ringoszillator zur zeitsteuerung grober und feiner verzögerungsintervalle ATE556488T1 (de)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US10/232,475 US6727740B2 (en) 2002-08-29 2002-08-29 Synchronous mirror delay (SMD) circuit and method including a ring oscillator for timing coarse and fine delay intervals
PCT/US2003/027002 WO2004021573A1 (en) 2002-08-29 2003-08-27 Synchronous mirror delay (smd) circuit and method including a ring oscillator for timing coarse and fine delay intervals

Publications (1)

Publication Number Publication Date
ATE556488T1 true ATE556488T1 (de) 2012-05-15

Family

ID=31977017

Family Applications (1)

Application Number Title Priority Date Filing Date
AT03791912T ATE556488T1 (de) 2002-08-29 2003-08-27 Schaltung mit synchron-spiegelverzögerung (smd) und verfahren mit einem ringoszillator zur zeitsteuerung grober und feiner verzögerungsintervalle

Country Status (9)

Country Link
US (2) US6727740B2 (de)
EP (2) EP1537668B1 (de)
JP (1) JP4478836B2 (de)
KR (1) KR100929790B1 (de)
CN (1) CN100431267C (de)
AT (1) ATE556488T1 (de)
AU (1) AU2003265818A1 (de)
TW (1) TWI260861B (de)
WO (1) WO2004021573A1 (de)

Families Citing this family (61)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3815209B2 (ja) * 2000-11-20 2006-08-30 セイコーエプソン株式会社 クロック信号からのパルス信号の生成
US6759911B2 (en) * 2001-11-19 2004-07-06 Mcron Technology, Inc. Delay-locked loop circuit and method using a ring oscillator and counter-based delay
JP3776847B2 (ja) * 2002-07-24 2006-05-17 エルピーダメモリ株式会社 クロック同期回路及び半導体装置
US7076012B2 (en) * 2002-08-29 2006-07-11 Micron Technology, Inc. Measure-controlled delay circuit with reduced playback error
US6999547B2 (en) * 2002-11-25 2006-02-14 International Business Machines Corporation Delay-lock-loop with improved accuracy and range
JP2004348573A (ja) * 2003-05-23 2004-12-09 Renesas Technology Corp クロック生成回路およびそれを含むシステム
JP3859624B2 (ja) * 2003-07-31 2006-12-20 エルピーダメモリ株式会社 遅延回路と遅延同期ループ装置
US6995621B1 (en) * 2003-09-17 2006-02-07 Hewlett-Packard Development Company, L.P. On-chip variable oscillator method and apparatus
US7120743B2 (en) 2003-10-20 2006-10-10 Micron Technology, Inc. Arbitration system and method for memory responses in a hub-based memory system
US7113010B2 (en) * 2004-03-26 2006-09-26 Infineon Technologies Ag Clock distortion detector using a synchronous mirror delay circuit
US6980042B2 (en) * 2004-04-05 2005-12-27 Micron Technology, Inc. Delay line synchronizer apparatus and method
US7095261B2 (en) * 2004-05-05 2006-08-22 Micron Technology, Inc. Clock capture in clock synchronization circuitry
JP4425722B2 (ja) * 2004-06-18 2010-03-03 Necエレクトロニクス株式会社 Smd任意逓倍回路
US7660187B2 (en) * 2004-08-04 2010-02-09 Micron Technology, Inc. Method and apparatus for initialization of read latency tracking circuit in high-speed DRAM
US7065001B2 (en) * 2004-08-04 2006-06-20 Micron Technology, Inc. Method and apparatus for initialization of read latency tracking circuit in high-speed DRAM
JP2006067190A (ja) * 2004-08-26 2006-03-09 Nec Electronics Corp クロック生成回路
US7330080B1 (en) 2004-11-04 2008-02-12 Transmeta Corporation Ring based impedance control of an output driver
US7071751B1 (en) * 2004-12-17 2006-07-04 Xilinx, Inc. Counter-controlled delay line
US7130226B2 (en) * 2005-02-09 2006-10-31 Micron Technology, Inc. Clock generating circuit with multiple modes of operation
TWI258666B (en) * 2005-04-20 2006-07-21 Himax Tech Ltd Multi-channel receiver, digital edge tuning circuit and method thereof
ITMI20051286A1 (it) * 2005-07-08 2007-01-09 Alcatel Italia Dispositivo e metodo per mappare-demappare in segnale tributario in-da trame di trasporto
KR100711547B1 (ko) * 2005-08-29 2007-04-27 주식회사 하이닉스반도체 지연 고정 루프
KR100739947B1 (ko) 2006-05-26 2007-07-16 주식회사 하이닉스반도체 반도체 메모리 소자의 카운터 회로
US7477112B1 (en) 2006-08-16 2009-01-13 Xilinx, Inc. Structure for the main oscillator of a counter-controlled delay line
JP4849996B2 (ja) * 2006-08-23 2012-01-11 株式会社アドバンテスト 遅延回路、試験装置、プログラム、半導体チップ、イニシャライズ方法、および、イニシャライズ回路
US8756557B2 (en) * 2007-05-09 2014-06-17 Synopsys, Inc. Techniques for use with automated circuit design and simulations
US7904859B2 (en) * 2007-05-09 2011-03-08 Synopsys, Inc. Method and apparatus for determining a phase relationship between asynchronous clock signals
US7652512B2 (en) * 2008-02-07 2010-01-26 Macronix International Co., Ltd. Clock synchronizing circuit
DE112009000703T5 (de) * 2008-03-27 2011-02-17 Advantest Corp. Messvorrichtung, Parallelmessvorrichtung, Testvorrichtung, elektronische Anordnung
US8553503B2 (en) * 2008-12-31 2013-10-08 Intel Corporation On-die signal timing measurement
CN101562440B (zh) * 2009-05-12 2010-11-10 华为技术有限公司 延迟模块和方法、时钟检测装置及数字锁相环
US9401225B2 (en) * 2010-11-19 2016-07-26 Rambus Inc. Timing-drift calibration
US8453096B2 (en) * 2011-01-28 2013-05-28 Lsi Corporation Non-linear common coarse delay system and method for delaying data strobe
DE102012222357A1 (de) * 2012-12-05 2014-06-05 Robert Bosch Gmbh Inter-Integrated-Circuit-Slave-Schnittstelle und Verfahren zum Betrieb einerInter-Integrated-Circuit-Slave-Schnittstelle
US9240914B2 (en) * 2013-01-15 2016-01-19 Samsung Electronics Co., Ltd. Communication system with frequency synthesis mechanism and method of operation thereof
KR102022645B1 (ko) * 2013-07-16 2019-09-18 에스케이하이닉스 주식회사 반도체 집적 회로 및 클럭 동기화 방법
US8963646B1 (en) * 2013-08-19 2015-02-24 Nanya Technology Corporation Delay line ring oscillation apparatus
US9024670B2 (en) * 2013-10-08 2015-05-05 Texas Instruments Incorporated System and method for controlling circuit input-output timing
CN104579258B (zh) * 2013-10-10 2017-07-04 成都振芯科技股份有限公司 一种范围可调、步长可调的延迟调整电路
US11776053B2 (en) 2014-09-07 2023-10-03 Codrut Radu Radulescu Synchronized exchange system
US9891888B2 (en) * 2015-06-17 2018-02-13 Nxp B.V. Digital true random number generator based on S-boxes
US10466738B2 (en) * 2015-07-20 2019-11-05 Lattice Semiconductor Corporation Low-speed bus time stamp methods and circuitry
CN105227257B (zh) * 2015-09-30 2018-01-30 中山大学 一种改进型时钟同步镜像延迟电路
CN106788350A (zh) * 2015-11-18 2017-05-31 凌阳科技股份有限公司 工作时钟信号调整装置
CN106374932B (zh) * 2016-09-30 2019-07-26 湘潭大学 一种双模uhf-rfid读写器的解码器及解码方法
US11025240B2 (en) * 2016-12-14 2021-06-01 Mediatek Inc. Circuits for delay mismatch compensation and related methods
EP3339985B1 (de) * 2016-12-22 2019-05-08 ams AG Zeit-digital-wandler und umwandlungsverfahren
CN107797956B (zh) * 2017-11-14 2019-04-23 深圳锐越微技术有限公司 双沿触发环形缓冲器及通信系统
CN108333549B (zh) * 2018-02-11 2019-05-14 南京国睿安泰信科技股份有限公司 一种基于集成电路测试仪通道同步误差的高精度测量系统
JP7002378B2 (ja) * 2018-03-19 2022-01-20 株式会社東芝 デジタル時間変換器及び情報処理装置
TWI685200B (zh) * 2018-08-10 2020-02-11 華邦電子股份有限公司 同步鏡延遲電路和同步鏡延遲操作方法
KR102635773B1 (ko) * 2018-09-13 2024-02-08 삼성전자주식회사 저장 장치
US10886930B1 (en) * 2019-07-30 2021-01-05 Infineon Technologies Ag Voltage controlled oscillator based analog-to-digital converter including a maximum length sequence generator
EP3839695A1 (de) * 2019-12-19 2021-06-23 Microsoft Technology Licensing, LLC Verfahren und vorrichtung zur synchronisierung von zwei systemen
US11011212B1 (en) * 2020-05-12 2021-05-18 Micron Technology, Inc. Delay calibration oscillators for a memory device
JP7040572B2 (ja) * 2020-09-16 2022-03-23 セイコーエプソン株式会社 遅延回路、カウント値生成回路および物理量センサー
CN116149425A (zh) * 2021-11-23 2023-05-23 意法半导体(鲁塞)公司 具有同步输出的设备
CN114326926B (zh) * 2021-12-29 2024-03-12 天津海芯微电子技术有限公司 双采样计数器
US11533045B1 (en) * 2022-02-22 2022-12-20 Qualcomm Incorporated Dynamic aging monitor and correction for critical path duty cycle and delay degradation
US11967358B2 (en) * 2022-05-26 2024-04-23 Micron Technology, Inc. Apparatuses and methods for bias temperature instability mitigation
CN115933352B (zh) * 2022-12-01 2024-10-08 广州拓尔微电子有限公司 基于延迟多次采样的低功耗时间数字转换器电路

Family Cites Families (39)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4965810A (en) 1988-11-17 1990-10-23 Plessey Electronics Systems Corp. Digital differential phase-shift keyed decoder
US5036528A (en) * 1990-01-29 1991-07-30 Tandem Computers Incorporated Self-calibrating clock synchronization system
US5077686A (en) 1990-01-31 1991-12-31 Stardent Computer Clock generator for a computer system
JPH04351008A (ja) * 1991-05-28 1992-12-04 Sony Corp ディジタルvco
USRE38482E1 (en) * 1992-05-28 2004-03-30 Rambus Inc. Delay stage circuitry for a ring oscillator
JP3443896B2 (ja) * 1993-10-08 2003-09-08 株式会社デンソー デジタル制御発振装置
US5574508A (en) 1994-11-02 1996-11-12 Rca Thomson Licensing Corporation Vertical panning for interlaced video
US5675273A (en) * 1995-09-08 1997-10-07 International Business Machines Corporation Clock regulator with precision midcycle edge timing
US5757218A (en) * 1996-03-12 1998-05-26 International Business Machines Corporation Clock signal duty cycle correction circuit and method
JP3607439B2 (ja) 1996-11-11 2005-01-05 株式会社日立製作所 半導体集積回路装置
US5946244A (en) 1997-03-05 1999-08-31 Micron Technology, Inc. Delay-locked loop with binary-coupled capacitor
CA2204089C (en) * 1997-04-30 2001-08-07 Mosaid Technologies Incorporated Digital delay locked loop
JP3309782B2 (ja) 1997-06-10 2002-07-29 日本電気株式会社 半導体集積回路
US6247138B1 (en) 1997-06-12 2001-06-12 Fujitsu Limited Timing signal generating circuit, semiconductor integrated circuit device and semiconductor integrated circuit system to which the timing signal generating circuit is applied, and signal transmission system
US5956289A (en) * 1997-06-17 1999-09-21 Micron Technology, Inc. Clock signal from an adjustable oscillator for an integrated circuit
US5910740A (en) 1997-06-18 1999-06-08 Raytheon Company Phase locked loop having memory
JP3560780B2 (ja) 1997-07-29 2004-09-02 富士通株式会社 可変遅延回路及び半導体集積回路装置
US6194932B1 (en) * 1997-10-20 2001-02-27 Fujitsu Limited Integrated circuit device
US6269451B1 (en) 1998-02-27 2001-07-31 Micron Technology, Inc. Method and apparatus for adjusting data timing by delaying clock signal
US6067648A (en) * 1998-03-02 2000-05-23 Tanisys Technology, Inc. Programmable pulse generator
KR100263484B1 (ko) * 1998-04-25 2000-08-01 김영환 클럭신호 지연 장치
TW400672B (en) * 1998-10-07 2000-08-01 Tfl Lan Inc Digital frequency synthesizer and its frequency synthesis method
US6625765B1 (en) * 1999-03-31 2003-09-23 Cypress Semiconductor Corp. Memory based phase locked loop
US6107891A (en) 1999-05-06 2000-08-22 Applied Micro Circuits Corporation Integrated circuit and method for low noise frequency synthesis
JP3358590B2 (ja) 1999-06-18 2002-12-24 日本電気株式会社 半導体集積回路
KR100336750B1 (ko) 1999-07-28 2002-05-13 박종섭 양방향 지연을 이용한 디엘엘 회로
US6240042B1 (en) 1999-09-02 2001-05-29 Micron Technology, Inc. Output circuit for a double data rate dynamic random access memory, double data rate dynamic random access memory, method of clocking data out from a double data rate dynamic random access memory and method of providing a data strobe signal
US6310822B1 (en) * 2000-02-07 2001-10-30 Etron Technology, Inc. Delay locking high speed clock synchronization method and circuit
US6323705B1 (en) 2000-04-25 2001-11-27 Winbond Electronics Corporation Double cycle lock approach in delay lock loop circuit
GB2363009B (en) * 2000-05-31 2004-05-05 Mitel Corp Reduced jitter phase lock loop using a technique multi-stage digital delay line
JP4443728B2 (ja) 2000-06-09 2010-03-31 株式会社ルネサステクノロジ クロック発生回路
US6330197B1 (en) * 2000-07-31 2001-12-11 Credence Systems Corporation System for linearizing a programmable delay circuit
JP3404369B2 (ja) 2000-09-26 2003-05-06 エヌイーシーマイクロシステム株式会社 Dll回路
JP2002230972A (ja) 2001-02-06 2002-08-16 Mitsubishi Electric Corp 同期型半導体記憶装置
US6380811B1 (en) * 2001-02-16 2002-04-30 Motorola, Inc. Signal generator, and method
US6617894B2 (en) * 2001-05-14 2003-09-09 Samsung Electronics Co., Ltd. Circuits and methods for generating internal clock signal of intermediate phase relative to external clock
US6570813B2 (en) 2001-05-25 2003-05-27 Micron Technology, Inc. Synchronous mirror delay with reduced delay line taps
KR100415193B1 (ko) 2001-06-01 2004-01-16 삼성전자주식회사 반도체 메모리 장치에서의 내부클럭 발생방법 및 내부클럭발생회로
US6556489B2 (en) * 2001-08-06 2003-04-29 Micron Technology, Inc. Method and apparatus for determining digital delay line entry point

Also Published As

Publication number Publication date
EP2276175A1 (de) 2011-01-19
EP1537668A4 (de) 2005-11-16
EP1537668A1 (de) 2005-06-08
US20040041606A1 (en) 2004-03-04
TW200414685A (en) 2004-08-01
US6812799B2 (en) 2004-11-02
JP4478836B2 (ja) 2010-06-09
US20040145423A1 (en) 2004-07-29
CN100431267C (zh) 2008-11-05
KR20050057091A (ko) 2005-06-16
US6727740B2 (en) 2004-04-27
AU2003265818A1 (en) 2004-03-19
TWI260861B (en) 2006-08-21
CN1695305A (zh) 2005-11-09
EP2276175B1 (de) 2013-01-23
KR100929790B1 (ko) 2009-12-07
EP1537668B1 (de) 2012-05-02
WO2004021573A1 (en) 2004-03-11
JP2005539337A (ja) 2005-12-22

Similar Documents

Publication Publication Date Title
ATE556488T1 (de) Schaltung mit synchron-spiegelverzögerung (smd) und verfahren mit einem ringoszillator zur zeitsteuerung grober und feiner verzögerungsintervalle
US5428309A (en) Delay circuit
MY125421A (en) Low jitter phase-locked loop with duty-cycle control
DE60034788D1 (de) Verfahren und schaltung zur zeitlichen anpassung der steuersignale in einem speicherbaustein
WO2005034355A3 (en) Clock-data recovery (“cdr”) circuit, apparatus and method for variable frequency data
DE60139472D1 (de) Verfahren, vorrichtungen, drahtlose endgeräte, und komputerprogrammprodukten zur kalibrierung von einer elektronischen uhr die ein basisreferenzsignal benutzt
ATE538535T1 (de) Digitale frequenzgeregelte verzögerungsleitung
WO2005050842A3 (en) Apparatus and method for generating a delayed clock signal
DE60317796D1 (de) Schaltung für synchrone mirror-verzögerung (smd) und verfahren mit einem zähler und bidirektionale verzögerungsleitung mit verringerter grösse
EP1416354A3 (de) Programmierbarer Frequenzmultiplizierer
WO2006026724A3 (en) False-lock-free delay locked loop circuit and method
WO2003073244A3 (en) Frequency divider
DE60221790D1 (de) Verfahren und vorrichtung zur effizienten und genauen filterung und interpolation
TWI268410B (en) Circuit and method for generating a clock signal
EP0235303A4 (de) System zur einstellung der taktphase.
US6650162B2 (en) Digital clock generator circuit with built-in frequency and duty cycle control
ATE510353T1 (de) Digital gesteuerter oszillator
EP1267249A3 (de) Schaltung zur Generierung eines Taktsignals und Anpassungsverfahren für die Schaltung
EP1517217A3 (de) Schnittstellenschaltung und Taktausgabeverfahren dazu
DE60023311D1 (de) Vorrichtung und verfahren zur erzeugung eines taktsignals mit hoher frequenzgenauigkeit
DK1361660T3 (da) Elektronisk strömkreds med mindst en indgang til udvælgelse af en tilstand af den elektroniske strömkreds
GB0517217D0 (en) Variable delay circuit, optical disk writer and tuner
ATE430320T1 (de) Adaptive speicherkalibration unter verwendung von bins
ATE304747T1 (de) Eingangsschaltung für einen multiplexer mit einem dll phasendetector
JPS626554Y2 (de)